TMS34010 User's Guide

## **Graphics Products**



SPVU001

This page intentionally left blank.

# TMS34010 User's Guide



•

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes in the devices or the device specifications identified in this publication without notice. TI advises its customers to obtain the latest version of device specifications to verify, before placing orders, that the information being relied upon by the customer is current.

In the absence of written agreement to the contrary, TI assumes no liability for TI applications assistance, customer's product design, or infringement of patents or copyrights of third parties by or arising from use of semiconductor devices described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor devices might be or are used.

Copyright © 1986, Texas Instruments Incorporated

## Contents

## Section

| Page | è |
|------|---|
| 3 -  |   |

| 1<br>1.1<br>1.2<br>1.3<br>1.4<br>1.4.1<br>1.4.2<br>1.5<br>1.6                                                                                                                                                | Introduction<br>TMS34010 Overview<br>Key Features<br>Typical Applications<br>Architectural Overview<br>Other Special Processing Hardware<br>TMS34010 Block Diagram<br>Manual Organization<br>References and Suggested Reading                                    | 1-1<br>1-2<br>1-3<br>1-4<br>1-5<br>1-5<br>1-6<br>1-8<br>1-10                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6                                                                                                                                                           | Pin Functions         Pinout and Pin Descriptions         Host Interface Bus Signals         Local Memory Interface Signals         Video Timing Signals         Hold and Emulator Interface Signals         Power, Ground, and Reset Signals                    | 2-1<br>2-2<br>2-5<br>2-7<br>2-9<br>2-10<br>2-11                                                                                                                             |
| 3<br>3.1<br>3.2<br>3.3<br>3.3.1<br>3.3.2                                                                                                                                                                     | Memory Organization<br>Memory Addressing<br>Memory Map<br>Stacks<br>System Stack<br>Auxiliary Stacks                                                                                                                                                             | 3-1<br>3-2<br>3-4<br>3-6<br>3-6<br>3-10                                                                                                                                     |
| 4<br>4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3<br>4.3<br>4.3<br>4.3.1<br>4.4                                                                                                                                     | Hardware-Supported Data Structures Fields Pixels Pixels in Memory Pixels on the Screen Display Pitch XY Addressing XY-to-Linear Conversion Pixel Arrays                                                                                                          | <b>4-1</b><br>4-2<br>4-6<br>4-7<br>4-10<br><b>4</b> -11<br>4-11<br>4-14                                                                                                     |
| <b>5</b><br><b>5.1</b><br><b>5.1.1</b><br><b>5.1.2</b><br><b>5.1.3</b><br><b>5.1.4</b><br><b>5.2</b><br><b>5.3</b><br><b>5.4</b><br><b>5.4</b><br><b>5.4</b><br><b>5.4.1</b><br><b>5.4.2</b><br><b>5.4.3</b> | CPU Registers and Instruction Cache<br>General-Purpose Registers<br>Register File A<br>Stack Pointer<br>Implied Graphics Operands<br>Status Register<br>Program Counter<br>Instruction Cache<br>Cache Hardware<br>Cache Replacement Algorithm<br>Cache Operation | <b>5-1</b><br><b>5-2</b><br><b>5-3</b><br><b>5-4</b><br><b>5-5</b><br><b>5-20</b><br><b>5-23</b><br><b>5-23</b><br><b>5-23</b><br><b>5-23</b><br><b>5-24</b><br><b>5-25</b> |

| 5.4.4<br>5.4.5<br>5.4.6<br>5.4.7<br>5.5 | Flushing the Cache       5         Cache Disable       5         Performance with Cache Enabled versus Cache Disabled       5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -26<br>-26<br>-26<br>-27<br>-27 |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| <b>6</b><br>6.1<br>6.2                  | I/O Register Addressing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -1<br>-2<br>-3                  |
| 6.3                                     | I/O Registers Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -4                              |
| 6.3.1                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -6                              |
| 6.3.2                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | i-7                             |
| 6.3.3                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -7                              |
| 6.3.4                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -8                              |
| 6.4                                     | Alphabetical Listing of I/O Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -8                              |
| 7                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | '-1                             |
| 7.1                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -2                              |
| 7.2                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -4                              |
| 7.2.1                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -5                              |
| 7.2.2                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -7                              |
| 7.2.3                                   | ······································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -9                              |
| 7.3                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -10                             |
| 7.4                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -10                             |
| 7.5                                     | indiapaters, it is is it | '-11<br>'- <b>12</b>            |
| 7.6<br>7.7                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -12<br>-15                      |
| 7.8                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -15                             |
| 7.8.1                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -17                             |
| 7.8.2                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -18                             |
| 7.8.3                                   | Logical AND of NOT Source with Destination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -18                             |
| 7.8.4                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -18                             |
| 7.9                                     | Multiple-Bit Pixel Operations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -19                             |
| 7.9.1                                   | interrupte and the production of the transmission of transmission of the transmission of transmission of the transmission of transmiss | -19                             |
| 7.9.2                                   | Operations On Pixel Intensity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -22                             |
| 7.10                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -25                             |
| 7.10.1                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -26                             |
| 7.10.2                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -27                             |
| 7.10.3                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -27                             |
| 7.10.4                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -28                             |
| 7.10.5                                  | 4 Specifying Window Limits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -29                             |
| 7.10.6                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -29                             |
| 8                                       | Interrupts, Traps, and Reset 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1-1                             |
| <b>8</b> .1                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3-3                             |
| 8.2                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -3                              |
| 8.3                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |
| 8.4                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -5                              |
| 8.4.1                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -6                              |
| 8.5                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -8                              |
| 8.6                                     | inapo i i i i i i i i i i i i i i i i i i i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -8                              |
| 8.7                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -9                              |
| 8.7.1                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -9                              |
| 8.7.2                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1-10                            |

| 8.7.3<br>8.7.4                                                                                                  | Initial State Following Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-10<br>8-11                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9<br>9.1<br>9.2<br>9.3<br>9.5<br>9.5.1<br>9.5<br>9.5.1<br>9.6<br>9.7<br>9.8<br>9.8.2<br>9.9.2<br>9.9.1<br>9.9.2 | Video Timing Signals         Screen Sizes         Video Timing Registers         Horizontal Video Timing         Vertical Video Timing         Noninterlaced Video Timing         Display Interrupt         Dot Rate         External Sync Mode         External Interlaced Video         Video RAM Control         Screen Refresh                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>9-1</b><br>9-2<br><b>9-3</b><br>9-4<br><b>9-6</b><br>9-8<br>9-9<br>9-14<br>9-15<br>9-16<br>9-16<br>9-18<br>9-19<br>9-19<br>9-27                                                                                 |
| <b>10</b><br>10.1<br>10.2<br>10.3<br>10.3.2<br>10.3.2<br>10.3.2<br>10.3.4<br>10.4<br>10.5                       | 2       Ready Signal to Host         3       Indirect Accesses of Local Memory         4       Halt Latency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>10-1</b><br>10-2<br>10-2<br>10-4<br>10-5<br>10-8<br>10-11<br>10-19<br>10-21<br>10-22<br>10-23                                                                                                                   |
| <b>11</b><br>11.1<br>11.2<br>11.3<br>11.4<br>11.4<br>11.4<br>11.4<br>11.4<br>11.4<br>11.4                       | 2       Local Memory Read Cycle Timing         3       Local Shift-Register-to-Memory Cycle Timing         4       Local Memory-to-Shift-Register Cycle Timing         5       Local Memory RAS-Only DRAM Refresh Cycle Timing         6       Local Memory CAS-before-RAS DRAM Refresh Cycle Timing         7       Local Memory Internal Cycles         8       I/O Register Access Cycles         9       Read-Modify-Write Operations         10       Local Memory Wait States         11       Hold Interface Timing         12       Local Bus Timing Following Reset         13       Display Memory Hardware Requirements         14       Display Memory Hardware Requirements         15       Memory Organization and Bank Selecting         3       Dynamic RAM Refresh Addresses | <b>11-1</b><br>11-2<br>11-3<br>11-4<br>11-5<br>11-7<br>11-8<br>11-7<br>11-8<br>11-10<br>11-10<br>11-11<br>11-12<br>11-13<br>11-14<br>11-15<br>11-16<br>11-18<br>11-22<br>11-23<br>11-24<br>11-25<br>11-25<br>11-27 |

| 12     | The TMS34010 Instruction Set            | 12-1  |
|--------|-----------------------------------------|-------|
| 12.1   | Symbols and Abbreviations               | 12-2  |
| 12.2   | Addressing Modes                        | 12-3  |
| 12.2.1 | Immediate Addressing                    | 12-3  |
| 12.2.2 | Indirect XY                             | 12-3  |
| 12.2.3 | Absolute Addressing                     | 12-4  |
| 12.2.4 |                                         | 12-4  |
| 12.2.5 |                                         | 12-5  |
| 12.2.6 | Register Indirect with Displacement     | 12-6  |
| 12.2.7 | Register Indirect with Predecrement     | 12-6  |
| 12.2.8 |                                         | 12-7  |
|        | Move Instructions Summary               | 12-8  |
| 12.3.1 | Register-to-Register Moves              | 12-8  |
| 12.3.2 |                                         | 12-8  |
| 12.3.3 |                                         | 12-8  |
| 12.3.4 | Multiple Begister Moves                 | 12-9  |
| 12.3.5 |                                         | 12-9  |
| 12.3.6 | Field Moves                             | 12-10 |
| 12.3.0 | PIERA WOVES                             | 12-10 |
| 12.4   | PIXBLT Instructions Summary             | 12-14 |
| 12.5   | PIXT Instructions Summary               | 12-14 |
|        |                                         |       |
|        | Instruction Timings                     | 13-1  |
| 13.1   | General Instructions                    | 13-2  |
| 13.1.1 |                                         | 13-2  |
| 13.1.2 | Other Effects on Instruction Timing     | 13-3  |
| 13.2   | MOVE and MOVB Instructions              | 13-4  |
| 13.2.1 |                                         | 13-5  |
| 13.2.2 |                                         | 13-6  |
| 13.2.3 | MOVE Timing Example                     | 13-8  |
| 13.3   | FILL Instructions                       | 13-9  |
| 13.3.1 |                                         | 13-9  |
| 13.3.2 |                                         | 13-10 |
| 13.3.3 |                                         | 13-13 |
| 13.3.4 | Interrupt Effects on FILL Timing        | 13-15 |
|        | PIXBLT Instructions                     | 13-16 |
| 13.4.1 |                                         | 13-16 |
| 13.4.2 |                                         | 13-18 |
| 13.4.2 |                                         | 13-23 |
| 13.4.3 |                                         | 13-25 |
|        | PIXBLT Expand Instructions              | 13-25 |
| 13.5   | PIXBLT Setup Time                       | 13-20 |
| 13.5.1 |                                         | 13-20 |
| 13.5.2 |                                         | 13-27 |
| 13.5.3 |                                         | 13-31 |
| 13.5.4 | The Effect of Interrupts                |       |
| 13.0   |                                         | 13-34 |
| 13.6.1 |                                         | 13-34 |
| 13.6.2 |                                         | 13-34 |
| 13.6.3 | LINE Liming Example                     | 13-35 |
| 13.6.4 | Effects of Interrupts on LINE Timing    | 13-36 |
|        |                                         |       |
| Α      | TMS34010 Data Sheet                     | A-1   |
| B      | Emulation Guidelines for Prototyping    | B-1   |
| ē      | Software Compatibility with Future GSPs | C-1   |
| Ĕ      | Glossary                                | Ĕ-1   |

## Illustrations

## Figure

## Page

| 1-1.                         | System Block Diagram                                                                                                              | 1-5        |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------|
| 1-2.                         | Internal Architecture Block Diagram                                                                                               | 1.6        |
| 2-1.                         | TMS34010 Pinout (Top View)                                                                                                        | 2-2        |
| 2-2.                         | TMS34010 Pinout (Top View)<br>TMS34010 Major Interfaces                                                                           | 2-3        |
| 3-1,                         | Logical Memory Address Space                                                                                                      | 3-2        |
| 3-2.                         | Physical Memory Addressing                                                                                                        | 3-2        |
| 3-3.                         | TMS34010 Memory Map                                                                                                               | 3-4        |
| 3-4.                         | Logical Memory Address Space<br>Physical Memory Addressing<br>TMS34010 Memory Map<br>System Stack                                 | 3-7        |
| 3-5.                         | Stack Operations                                                                                                                  | 3-8        |
| 3-6.                         | Auxiliary Stack Grows toward Lower Addresses                                                                                      | 3-10       |
| 3-7.                         | Auxiliary Stack Grows toward Higher Addresses                                                                                     | 3-11       |
| 4-1.                         | Auxiliary Stack Grows toward Higher Addresses<br>Field Storage in External Memory<br>Field Alignment in Memory<br>Field Insertion | 4-2        |
| 4-2.                         | Field Alignment in Memory                                                                                                         | 4.3        |
| 4-3.                         | Field Insertion                                                                                                                   | 4-5        |
| 4-4                          | Pixel Storage in External Memory                                                                                                  | 4.7        |
| 4-5.                         | Mapping of Pixels to Monitor Screen                                                                                               | 4-7        |
| 4-6                          | Mapping of Pixels to Monitor Screen         Configurable Screen Origin         Display Memory Dimensions                          | 1-8        |
| <b>4</b> -0.<br><b>4</b> -7. |                                                                                                                                   | 4-0<br>1 0 |
| 4-7.                         | Display Memory Coordinates                                                                                                        | 4-3        |
| 4-0.                         | Display Mentury Coordinates                                                                                                       | 4-3        |
| 4-9.                         | Pixel Addressing in Terms of XY Coordinates Concatenation of XY Coordinates in Address                                            | 4-11       |
| 4-10.                        | Conversion from XY Coordinates to Memory Address                                                                                  | 4-12       |
| 4-11.                        | Pixel Array                                                                                                                       | 4-13       |
|                              |                                                                                                                                   | 4-14       |
| 5-1.                         | Register File A                                                                                                                   | 5-2        |
| 5-2.                         |                                                                                                                                   | 5-3        |
| 5-3.                         | Stack Pointer Register<br>Status Register                                                                                         | 5-4        |
| 5-4.                         | Status Register                                                                                                                   | 5-20       |
| 5-5.                         | Program Counter                                                                                                                   | 5-22       |
| 5-6.                         | TMS34010 Instruction Cache                                                                                                        | 5-23       |
| 5-7.                         | Segment Start Address Internal Data Paths                                                                                         | 5-24       |
| 5- <b>8</b> .                | Internal Data Paths                                                                                                               | 5-28       |
| 5-9.                         | Parallel Operation of Cache, Execution Unit, and Memory Interface                                                                 | 5-29       |
| 6-1.                         | I/O Register Memory Map                                                                                                           | 6-2        |
| 7-1.                         | I/O Register Memory Map<br>Color-Expand Operation<br>Starting Corner Selection                                                    | 7-6        |
| 7-2.                         | Starting Corner Selection                                                                                                         | 7-7        |
| 7-3.                         | Transparency                                                                                                                      | 7-11       |
| 7-4.                         | Read Cycle With Plane Masking                                                                                                     | 7-13       |
| 7-5.                         | Write Cycle With Transparency and Plane Masking           Graphics Operations Interaction                                         | 7-14       |
| 7-6.                         | Graphics Operations Interaction                                                                                                   | 7-16       |
| 7-7.                         | Examples of Operations on Single-Bit Pixels                                                                                       | 7-17       |
| 7-8.                         | Examples of Operations on Single-Bit Pixels<br>Examples of Boolean Operations                                                     | 7-19       |
| 7-9.                         | Examples of Operations on Pixel Intensity<br>Specifying Window Limits                                                             | 7-22       |
| 7-10.                        | Specifying Window Limits                                                                                                          | 7-28       |
| 7-11.                        | Outcodes for Line Endpoints                                                                                                       | 7-30       |
| 7-12.                        | Outcodes for Line Endpoints<br>Midpoint Subdivision Method<br>Vector Address Map                                                  | 7-31       |
| 8-1.                         | Vector Address Map                                                                                                                | 8-2        |
| 9-1.                         | Horizontal and Vertical Timing Relationship                                                                                       | 9-5        |
| <b>9</b> -2.                 | Horizontal and Vertical Timing Relationship                                                                                       | 9-6        |
| 9-3.                         | Horizontal Timing Logic - Equivalent Circuit                                                                                      | 9-7        |
|                              |                                                                                                                                   | ÷ .        |

| 9-4.           | Example of Horizontal Signal Generation                                                                                                                | 9-7           |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 9-5.           | Vertical Timing for Noninterlaced Display                                                                                                              | 9-8           |
| 9-6.           | Vertical Timing Logic - Equivalent Circuit                                                                                                             | 9-9           |
| 9-7.           | Electron Beam Pattern for Noninterlaced Video                                                                                                          | 9-9           |
| 9-8.           | Noninterlaced Video Timing Waveform Example                                                                                                            | 9-10          |
| 9-9.           | Electron Beam Pattern for Interlaced Video                                                                                                             | 9-11          |
| 9-10.          | Interlaced Video Timing Waveform Example                                                                                                               | 9-13          |
| 9-11.          | External Sync Timing - Two GSP Chips                                                                                                                   | 9-17          |
| 9-12.          | External Sync Timing – Two GSP Chips                                                                                                                   | 9-20          |
| 9-13.          | Logical Pixel Address                                                                                                                                  | 9-22          |
| 9-14.          | Screen-Refresh Address Generation                                                                                                                      | 9-23          |
| 10-1.          | Equivalent Circuit of Host Interface Control Signals                                                                                                   | 10-4          |
| 10-2.          | Host 8-Bit Write with HCS Used as Strobe                                                                                                               | 10-5          |
| 10-3.          | Host 8-Bit Read with HCS Used as Strobe                                                                                                                | 10-6          |
| 10-4.          | Host 16-Bit Read with HREAD Used as Strobe                                                                                                             | 10-6          |
| 10-5.          | Host 16-Bit Write with HWRITE Used as Strobe                                                                                                           | 10-7          |
| 10-6.          | Host 16-Bit Write with HLDS, HUDS Used as Strobes<br>Host 16-Bit Read with HLDS, HUDS Used as Strobes<br>Host Interface Timing – Write Cycle With Wait | 10-7          |
| 10-7.          | Host 16-Bit Read with HLDS, HUDS Used as Strobes                                                                                                       | 10-8          |
| 10-8.          | Host Interface Timing - Write Cycle With Wait                                                                                                          | 10-10         |
| 10-9.          | Host Interface Timing – Read Cycle With Wait                                                                                                           | 10-10         |
| 10-10.         | Host Indirect Read from Local Memory (INCR=1)                                                                                                          | 10-13         |
| 10-11.         | Host Indirect Write to Local Memory (INCW=1)                                                                                                           | 10-15         |
| 10-12.         | Indirect Write Followed by Two Indirect Reads (INCW=1, INCR=0)                                                                                         | 10-16         |
| 10-13.         | Calculation of Worst-Case Host Interface Delay                                                                                                         | 10-23         |
| 11-1.          | Triple Multiplexing of Addresses and Data                                                                                                              | 11-5          |
| 11-2.          | Row and Column Address Phases of Memory Cycle                                                                                                          | 11-6          |
| 11-3.          | Local Bus Write Cycle Timing Local Bus Read Cycle Timing                                                                                               | 11-7          |
| 11-4.          | Local Bus Read Cycle Timing                                                                                                                            | 11-8          |
| 11-5.          | Local Bus Shift Register to Memory Cycle Timing                                                                                                        | 11-9          |
| 11-6.          | Local Bus Memory to Shift Register Cycle Timing                                                                                                        | 11-10         |
| 11-7.          | Local Bus RAS-Only DRAM-Refresh Cycle Timing                                                                                                           | 11-11         |
| 11-8.          | Local Bus CAS-Before-RAS DRAM-Refresh Cycle Timing                                                                                                     | 11-12         |
| 11-9.          | Local Bus Internal Cycles Back to Back                                                                                                                 | 11-13         |
| 11-10.         | I/O Register Read Cycle Timing                                                                                                                         | 11-14         |
| 11-11.         | I/O Register Write Cycle Timing                                                                                                                        | 11-15         |
| 11-12.         | Local Bus Read Cycle with One Wait State                                                                                                               | 11-16         |
| 11-13.         | Local Bus Write Cycle with One Wait State                                                                                                              | 11-17         |
| 11-14.         | Local Bus Shift-Register-to-Memory Cycle with One Wait State                                                                                           | 11-18         |
| 11-15.         | TMS34010 Releases Control of Local Bus                                                                                                                 | 11-19         |
| 11-16.         | TMS34010 Resumes Control of Local Bus                                                                                                                  | 11-20         |
| 11-17.         | TMS34010 Resumes Control of Local Bus Local Bus Timing Following Reset                                                                                 | 11-22         |
| 11-18.         | External Address Format                                                                                                                                | 11-23         |
| 11-19.         | Row Address for DRAM-Refresh Cycle                                                                                                                     | 11-26         |
| 11-20.         | Address Decode for Example System                                                                                                                      | 11-27         |
| 11-21.         | Display Memory Dimensions for the Example                                                                                                              | 11-28         |
| 12-1.          | Immediate Addressing Mode                                                                                                                              | 12-3          |
|                | Absolute Addressing Mode                                                                                                                               | 12-4          |
| 12-3.          | Register Direct Addressing Mode                                                                                                                        | 1 <b>2</b> -5 |
| 12-4.          | Register Indirect Addressing Mode                                                                                                                      | 12-5          |
| 1 <b>2</b> -5. | Register Indirect with Displacement Addressing Mode                                                                                                    | 12-6          |
| 12-6.          | Register Indirect with Predecrement Addressing Mode                                                                                                    | 12-7          |
| 12-7.          | Register Indirect with Postincrement Addressing Mode                                                                                                   | 12-7          |
| 1 <b>2</b> -8. | Register-to-Memory Moves                                                                                                                               | 12-11         |
| 12-9.          | Memory-to-Register Moves                                                                                                                               | 12-1 <b>2</b> |
| 12-10.         | Memory-to-Memory Moves                                                                                                                                 | 12-13         |
|                | LINE Examples                                                                                                                                          | 12-93         |
|                | -                                                                                                                                                      |               |

| 13-1.  | Field Alignments in Memory                        |     | • • • |    | • • |     |      | <br>• • | • | • | <br> | • | <br>• • | • |     | ••• |     |     | ۰.  | . 13-4          |
|--------|---------------------------------------------------|-----|-------|----|-----|-----|------|---------|---|---|------|---|---------|---|-----|-----|-----|-----|-----|-----------------|
| 13-2.  | MOVE Timing Example                               |     |       |    |     |     |      | <br>    | • |   | <br> |   | <br>    | • |     |     |     |     |     | 13-8            |
| 13-3.  | Pixel Block Alignment in X                        |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    |   |     |     |     |     |     | . 13-10         |
| 13-4.  | Pixel Block Alignments                            |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    | • |     |     | • • |     |     | . 13-11         |
| 13-5.  | FILL XY Timing Example                            |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    |   |     |     |     |     |     | . 13-14         |
| 13-6.  | Pixel Block Alignment in X                        |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    |   | • • |     | •   |     |     | . 13-19         |
| 13-7.  | Pixel Block Alignments                            |     |       |    |     |     |      | <br>    | • |   | <br> |   | <br>    |   | • • |     | •   |     |     | . <b>13</b> -20 |
| 13-8.  | Source to Destination Alignme                     |     |       |    |     |     |      |         |   |   |      |   |         |   |     |     |     |     |     |                 |
| 13-9.  | <b>PIXBLT XY,L Timing Example</b>                 |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    |   |     |     |     |     |     | . 13-24         |
| 13-10. | Pixel Block Alignment in X                        |     | • •   |    |     |     |      | <br>    |   |   | <br> |   | <br>• • |   |     |     |     |     | • • | . 13-28         |
|        | Pixel Block Row Alignments                        |     |       |    |     |     |      |         |   |   |      |   |         |   |     |     |     |     |     |                 |
| 13-12. | PIXBLT B,XY Timing Example<br>LINE Timing Example |     |       |    |     |     |      | <br>    |   |   | <br> |   | <br>    |   | •   |     | •   |     | • • | . 13-32         |
| 13-13. | LINE Timing Example                               |     |       |    |     |     | • •` | <br>    | • |   | <br> |   | <br>•   |   | • • |     |     |     |     | . 13-35         |
| B-1.   | Grounding the XDS Target Ca                       | ble | A e   | SS | эm  | bly | /    |         |   |   | <br> |   | <br>•   |   | •   | • • | •   | • • |     | . B-4           |
|        |                                                   |     |       |    |     |     |      |         |   |   |      |   |         |   |     |     |     |     |     |                 |

## Tables

## Table

. . .

| 1-1.  | Typical Applications of the TMS34010                         | 1-4   |
|-------|--------------------------------------------------------------|-------|
| 2-1.  | Pin Descriptions                                             | 2-4   |
| 2-2.  | Host Interface Signals                                       | 2-5   |
| 2-3.  | Local Bus Interface Signals                                  | 2-7   |
| 2-4.  | Video Timing Signals                                         | 2-9   |
| 2-5.  | Hold and Emulator Interface Signals                          | 2-10  |
| 2-6.  | Power, Ground, and Reset Signals                             |       |
| 5-1.  | B-File Registers Summary                                     |       |
| 5-2   | Definition of Bits in Status Register                        | 5-20  |
| 5-3.  | Decoding of Field-Size Bits in Status Register               | 5-21  |
| 5-4.  | Instruction Effects on the PC                                | 5-22  |
| 6-1.  | I/O Registers Summary                                        |       |
| 7-1.  | Boolean Pixel Processing Options                             |       |
| 7-2.  | Arithmetic (or Color) Pixel Processing Options               |       |
| 8-1.  | Interrupt Priorities                                         |       |
| 8-2.  | External Interrupt Vectors                                   |       |
| 8-3.  | Interrupts Associated with Internal Events                   |       |
| 8-4.  | Six Sources of Interrupt Delay                               | 8-7   |
| 8-5.  | Sample Instruction Completion Times                          | 8-7   |
| 8-6.  | Illegal Opcodes Ranges                                       | 8-8   |
| 8-7.  | State of Pins During a Reset                                 | 8-10  |
| 9-1   | Programming GSP #2 For External Sync Mode                    | 9-17  |
| 9-2.  | Screen-Refresh Latency                                       |       |
| 10-1. | Host Interface Register Selection                            |       |
| 10-2  |                                                              |       |
| 10-3. |                                                              |       |
| 10-4. |                                                              | 10-22 |
| 11-1. |                                                              |       |
| 12-1. | TMS34010 Instruction Set Symbol and Abbreviation Definitions | • • • |
| 12-2  |                                                              |       |
| 12-3. |                                                              |       |
|       |                                                              |       |
| 12-5. | Field Move Addressing Modes PIXBLT Instruction Summary       | 12-14 |
| 12-6. | PIXT Addressing Modes                                        | 12-14 |

Page

| 12-7.  | TMS34010 Instruction Set Summary                   | 12-15          |
|--------|----------------------------------------------------|----------------|
| 13-1.  | MOVE and MOVB Memory-to-Register Timings           | 13-5           |
| 13-2.  | MOVE and MOVB Register-to-Memory Timings           | 13-6           |
| 13-3.  | Alignment Indices for Memory-to-Memory Moves       | 13-6           |
| 13-4.  | MOVE Memory-to-Memory Timings                      | 13-7           |
| 13-5.  | FILL Setup Time                                    | 13-9           |
| 13-6.  | FILL Transfer Timing <sup>†</sup>                  | 13-10          |
| 13-7.  | Timing Values per Word for Graphics Operations (G) | 13-12          |
| 13-8.  | PIXBLT Setup Time                                  | 13-16          |
| 13-9.  | PIXBLT Transfer Timing <sup>†</sup>                | <b>13</b> -18  |
| 13-10. | Timing Values per Word for Graphics Operations (G) | 13-22          |
| 13-11. | PIXBLT Expand Setup Time                           | 13-26          |
| 13-12. | PIXBLT Expand Transfer Timing <sup>†</sup>         | 13-27          |
| 13-13. | Timing Values per Word for Graphics Operations (G) | 13-30          |
| 13-14. | LINE Transfer Timing                               | 1 <b>3</b> -34 |
| 13-15. | Per-Word Timing Values for Pixel Processing (P)    | 1 <b>3</b> -35 |
|        |                                                    |                |

## 1. Introduction

The TMS34010 Graphics System Processor (**GSP**) is an advanced 32-bit microprocessor optimized for graphics systems. The GSP is a member of the TMS340 family of computer graphics products from Texas Instruments.

A single TMS34010 provides a cost-effective solution in applications that require efficient data manipulation. The GSP can be configured to serve in either a host-based or a stand-alone environment. Systems based on multiple TMS34010 devices are implemented using special features of the GSP's local and host interfaces.

The TMS34010 is well supported by a full set of hardware and software development tools, including a full-speed emulator, a software simulator, an IBM-PC development board, and a C compiler.

Topics covered in this introductory section include:

| Sectio |                                  | Page |
|--------|----------------------------------|------|
|        | TMS34010 Overview                |      |
| 1.2    | Key Features                     | 1-3  |
| 1.3    | Typical Applications             | 1-4  |
|        | Architectural Overview           |      |
| 1.4    | Manual Organization              | 1-8  |
| 1.6    | References and Suggested Reading | 1-10 |

#### 1.1 TMS34010 Overview

The TMS34010 combines the best features of general-purpose processors and graphics controllers to create a powerful and flexible Graphics System Processor. Key features of the GSP are its speed, high degree of programmability, and efficient manipulation of hardware-supported data types such as pixels and two-dimensional arrays of pixels.

The GSP's unique memory interface reduces the time needed to perform tasks such as bit alignment and masking. The 32-bit architecture supplies the large blocks of continuously-addressable memory necessary in graphics applications. The use of video RAMs facilitates the design of high-bandwidth frame buffers, circumventing the bottleneck often encountered with conventional DRAMs.

The GSP instruction set includes a full complement of general-purpose instructions as well as graphics functions from which a programmer can construct efficient high-level functions. The instructions support arithmetic and Boolean operators, data moves, conditional jumps, and subroutine calls and returns.

The GSP architecture supports a variety of pixel sizes, frame buffer sizes, and screen sizes. On-chip functions have been carefully selected so that no functions tie the GSP to a particular display resolution. This enhances the portability of graphics software, and allows the GSP to adapt to graphics standards such as CGI/CGM, GKS, NAPLPS, PHIGS, and evolving display and terminal management standards.

#### 1.2 Key Features

- Fully programmable 32-bit general-purpose processor
- 128-megabyte address range
- 160-ns instruction cycle time
- On-chip peripheral functions include:
  - Programmable CRT control (horizontal sync, vertical sync, and blanking)
  - Direct interfacing to conventional DRAMs and multiport video RAMs
  - Automatic CRT display refresh
  - Direct communications with an external (host) processor
- Instruction set includes special graphics functions such as pixel processing, XY addressing, and window clip/hit
- Programmable 1, 2, 4, 8, or 16-bit pixel size with 16 Boolean and 6 arithmetic pixel-processing options
- 30 general-purpose 32-bit registers
- 256-byte LRU on-chip instruction cache
- Dedicated 8/16-bit host-processor interface and HOLD/HLDA interface
- 32-bit and 64-bit integer arithmetic
- High-level language support
- Full line of hardware and software development tools including:
  - C compiler
  - Macro assembler
  - Linker
  - Archiver
  - Software libraries
  - XDS (Extended Development Support) in-circuit emulator
  - Software Development Board (SDB)
  - ROM utility
  - Simulator
- 68-pin PLCC package
- 5-V CMOS technology

## **1.3 Typical Applications**

The TMS34010's 32-bit processing power and its ability to handle complex data structures make it well suited for a variety of applications. These include display systems, imaging systems, mass storage, communications, high-speed controllers, and peripheral processing. The GSP's efficient bit manipulation facilitates demanding tasks such as high-quality, proportionally-spaced text. This capability makes it especially useful in applications such as desktop publishing. In graphics display systems, the GSP provides cost-effective performance for color or black-and-white bit-mapped displays. Table 1-1 lists typical end uses of the GSP.

#### Table 1-1. Typical Applications of the TMS34010

#### Computers

- Terminals and CRTs
- Electronic publishing
- Laser printers
- Personal computers
- Printers and plotters
- Engineering workstations
- Copiers
- Document readers
- FAX
- Imaging
- Data processing

#### Industrial Control

- Robotics
- Process control
- Instrumentation
- Motor control
- Navigation

#### Telecommunications

- Video phones
- PBX

#### Consumer Electronics

- Automotive displays
- Information terminals
- Cable TV
- Home control
- Video games

## **1.4 Architectural Overview**

Figure 1-1 illustrates the TMS34010's major internal functions and its interfaces to external devices. The on-chip processor executes both graphics instructions and general-purpose instructions. The GSP is a true 32-bit processor, with 32-bit internal data paths, a 32-bit ALU, and a large address space. Thirty 32-bit general-purpose registers, a 32-bit stack pointer, and a 256-byte instruction cache increase performance. Nonprocessor functions included on the chip include CRT timing, screen refresh, and DRAM refresh. Separate physical interfaces are provided for communicating with a host processor, for providing the video timing signals necessary to control a CRT monitor, and for connecting directly to dynamic RAMs and video RAMs.



Figure 1-1. System Block Diagram

#### 1.4.1 Other Special Processing Hardware

The TMS34010 CPU functions include the following special processing hardware:

- Hardware for detecting whether a pixel lies within a specified display window.
- Hardware for detecting the leftmost one in a 32-bit register.
- Hardware for expanding a black-and-white pattern to a variable pixeldepth pattern.

#### 1.4.2 TMS34010 Block Diagram

Figure 1-2 illustrates the internal architecture of the TMS34010. The list that follows describes the individual blocks shown in Figure 1-2.



Figure 1-2. Internal Architecture Block Diagram

• CPU Internal Functions

The main internal functions of the TMS34010 are shown in the center of Figure 1-2. Section 5 discusses the CPU registers in detail.

- The 32-bit program counter (PC) points to the next instruction word to be fetched. The PC's four LSBs are always 0.
- The 32-bit status register (ST) specifies the status of the TMS34010 processor. It contains the sign, carry, zero, overflow, interrupt enable, and PixBlt execution status bits. It also specifies the lengths and field extension modes of Fields 0 and 1.
- Register files A and B each contain 15 general-purpose registers, A0-A14 and B0-B14, respectively. The B-file registers are also used as implied operands for the graphics instructions.

The general-purpose register files are dual ported to support parallel data movement. Two separate internal buses route data from the registers to the ALU, and a third bus routes results back to the registers.

- The stack pointer, or SP, is available to instructions that operate on either register file.
- The 32-bit **barrel shifter** shifts or rotates 32-bit operands from 1 to 32 bit positions in a single machine state.
- The 32-bit ALU is connected to the other CPU components by 32-bit data paths. This allows most register-to-register operations to be performed in a single machine state. (Accessing external memory requires a minimum of two states.) The following actions occur in parallel during a single state:
  - 1) Two operands are transferred from the selected general-purpose register file to the ALU.
  - 2) The ALU performs the specified operation on the operands.
  - 3) The result is routed back to the general-purpose register file.

#### Instruction Cache

The TMS34010 contains a 256-byte instruction cache. The cache can contain up to 128 instruction words (an instruction word may be an entire single-word instruction or 16 bits of a multiple-word instruction). Section 5.3 describes instruction cache operation.

#### • I/O Registers

The TMS34010 has 28 16-bit I/O registers on chip which are dedicated to peripheral control functions. Section 6 provides individual descriptions of each I/O register. The I/O registers can be divided into four categories:

- Seven local memory interface registers are dedicated to memory interface control and configure the memory controller.
- Fourteen video timing and screen refresh registers generate the sync and blanking signals used to drive a CRT, and schedule screenrefresh cycles.
- Five host interface registers are accessible to external host processors as well as to the TMS34010. Status information can be communicated directly through these registers. Large blocks of data in GSP memory can be accessed indirectly through pointer registers.
- Two interrupt control registers provide status information about interrupt requests.

#### Microcontrol ROM

The TMS34010 transfers decoded instructions to the microcontrol ROM for interpretation. The microcontrol ROM has 166 control outputs and 808 microstates.

#### • Clock Timing Logic

The clock timing logic converts the clock input signals to internal timing signals and generates the clock output signals, LCLK1 and LCLK2, used by external devices.

### 1.5 Manual Organization

The *TMS34010 User's Guide* describes GSP operation, focusing on the GSP's role in applications that involve CRT-based, bit-mapped, graphics systems. The User's Guide is divided into four major sections:

- 1) General information (Section 1)
- 2) Architecture (Sections 2-8)
- 3) Timing (Sections 9–11)
- 4) Instruction set (Sections 7, 12, and 13)

An extensive index and two reference cards are also provided.

#### Section 1 Introduction

Provides an overview of the TMS34010, including key features and typical applications. Provides a general overview of the TMS34010 architecture; includes a block diagram and a detailed list describing the elements in the diagram. Discusses manual organization and lists suggested reading.

#### Section 2 Pin Functions

Illustrates the TMS34010 pinout and contains general pin descriptions. Also describes specific pin functions regarding the host interface, the local bus interface, video timing signals, hold and emulator interface pins, and power, ground, and reset pins.

#### Section 3 Memory Organization

Discusses 32-bit addressing schemes, the TMS34010 memory map, and the stack.

#### Section 4 Hardware-Supported Data Structures

Discusses hardware-supported data structures such as fields and pixels. XY addressing is also discussed in this section.

#### Section 5 CPU Registers and Instruction Cache

Describes general-purpose register files A and B, the status register, the program counter, and the instruction cache.

#### Section 6 I/O Registers

Provides a detailed discussion of host interface registers, memory-interface control registers, video timing and screen refresh registers, interrupt interface registers, and I/O register addressing. Full-page descriptions of each I/O register are presented alphabetically.

#### Section 7 Graphics Operations

Discusses graphics instructions such as PixBlts, PIXTs, and related topics such as two-dimensional arrays of pixels, window checking, XY-to-linear conversion, and plane masking.

#### Section 8 Interrupts, Traps, and Reset

Describes external and internal interrupts, interrupt processing, and reset.

#### Section 9 Screen Refresh and Video Timing

Describes the horizontal sync, vertical sync, and blanking signals, horizontal and vertical timing, and video RAM control.

#### Section 10 Host Interface Bus

Discusses host interface pins, registers, and timing.

#### Section 11 Local Memory Interface Bus

Discusses local memory interface timing, addressing mechanisms, and data manipulation at the local memory interface.

#### Section 12 Assembly Language Instruction Set

Discusses addressing modes, summarizes move, PIXBLT, and PIXT instruction variations, and presents the entire TMS34010 assembly language instruction set in alphabetical order.

#### Section 13 Instruction Timings

Contains an overview of timing for general instructions, and specific timing information for move and graphics instructions.

#### Appendix A TMS34010 Data Sheet

Appendix B Emulation Guidelines for Prototyping

#### Appendix C Software Compatibility with Future GSPs

Appendix D Glossary

#### 1.6 References and Suggested Reading

The following books and articles provide further background in graphics and system concepts associated with graphics.

- Artwick, Bruce A. *Applied Concepts in Microcomputer Graphics*. Englewood Cliffs, New Jersey: Prentice-Hall, 1984.
- Bresenham, J.E. "Algorithm for Computer Control of a Digital Plotter." *IBM* Systems Journal 4 No.1 (1965): 25-30.
- Bresenham, J.E. "A Linear Algorithm for Incremental Display of Digital Arcs." Communications of the ACM 20 (Feb. 1977): 100–106.
- Cody, William J. Jr., and William Waite. *Software Manual for the Elementary Functions*. Englewood Cliffs, New Jersey: Prentice-Hall, 1980.
- Foley, James, and Andries van Dam. *Fundamentals of Interactive Computer Graphics*. Reading, Massachussetts: Addison-Wesley, 1982.
- Gupta, Satish. "Architectures and Algorithms for Parallel Updates of Raster Scan Displays." Tech. Report CMU-CS-82-111, Computer Science Dept., Carnegie Mellon University, 1981.
- Ingalls, D.H. "The Smalltalk Graphics Kernel." Special issue on Smalltalk, *Byte*, August 1981, pp. 168-194.
- Kernighan, B., and D. Ritchie *The "C" Programming Language*. Englewood Cliffs, New Jersey: Prentice-Hall, 1978.
- Kochan, Stephen G. *Programming in C*. Hasbrouck Heights, New Jersey: Hayden Book Company, 1983.
- Newman, W.M., and R.F. Sproull. *Principles of Interactive Computer Graphics*. 2nd ed. New York: McGraw-Hill, 1979.
- Pike, Rob. "Graphics in Overlapping Bitmap Layers." ACM Transactions On Graphics 2 (April 1983): 135-160.
- Pitteway, M.L.V. "Algorithm for Drawing Ellipses or Hyperbolae with a Digital Plotter." Computer Journal 10 (Nov. 1967): 24-35.
- Porter, T. and T. Duff. "Composing Digital Images." *Computer Graphics*, July 1984, pp. 253-259.
- Sproull, R.F. and I.E. Sutherland. "A Clipping Divider." *Fall Joint Computer Conference* Washington, DC: Thompson Books, 1968.
- Van Aken, Jerry R. "An Efficient Ellipse-Drawing Algorithm." *IEEE Computer Graphics & Applications* 4 (Sept. 1984): 24-35.

## 2. Pin Functions

This section discusses the TMS34010 pin functions. Section 2.1 contains a TMS34010 pinout, summarizes the pin functions, and associates the pins with various categories. Section 2.2 through Section 2.6 present details concerning the individual categories. Contents of this section include:

| Sectio |                                     | Page |
|--------|-------------------------------------|------|
| 2.1    | Pinout and Pin Descriptions         |      |
|        | Host Interface Bus Signals          |      |
|        | Local Memory Interface Signals      |      |
| 2.4    | Video Timing Signals                | 2-9  |
|        | Hold and Emulator Interface Signals |      |
|        | Power, Ground, and Reset Signals    |      |

## 2.1 Pinout and Pin Descriptions

The TMS34010 is packaged as a 68-pin plastic leaded chip carrier (PLCC). Figure 2-1 shows a pinout of the TMS34010 processor. Mechanical information is contained in Appendix A.



Figure 2-1. TMS34010 Pinout (Top View)

The TMS34010's 68 pins are divided among several interfaces:

| Host interface               |        | 25 pins |
|------------------------------|--------|---------|
| Local memory interface       |        | 29 pins |
| Video timing interface       |        | 4 pins  |
| Hold and emulator interfaces |        | 3 pins  |
| Power and reset              |        | 7 pins  |
|                              | Total: | 68 pins |

Figure 2-2 associates the pins with the TMS34010's major interfaces. Table 2-1 summarizes the pin functions at each interface.



Figure 2-2. TMS34010 Major Interfaces

| Name                    | Pin                     | I/O                | Description                                    |  |
|-------------------------|-------------------------|--------------------|------------------------------------------------|--|
|                         | Host Interface Bus Pins |                    |                                                |  |
| HCS                     | 66                      |                    | Host chip select                               |  |
| HD0-HD15                | 44-51,53-60             | 1/0                | Host bidirectiona! data bus                    |  |
| HF\$0,HFS1              | 67,68                   | 1                  | Host function select                           |  |
| <u>111.1 -</u>          | 42                      | 0                  | Host interrupt request                         |  |
| HLDS                    | 63                      | I                  | Host lower data select                         |  |
| HUDS                    | 62                      | Ι                  | Host upper data select                         |  |
| HRDY                    | 43                      | 0                  | Host ready                                     |  |
| HIR- AD                 | 64                      | 1                  | Host read strobe                               |  |
| FARTE                   | 65                      | 1                  | Host write strobe                              |  |
|                         | Le                      | ocal int           | erface Bus Pins                                |  |
| RAS                     | 38                      | 0                  | Local row-address strobe                       |  |
| CAS                     | 39                      | 0                  | Local column-address strobe                    |  |
| DDOUT                   | 36                      | 0                  | Local data direction out                       |  |
| <u>ren</u>              | 37                      | 0                  | Local data enable                              |  |
| LAD0-LAD15              | 10-17,19-26             | 1/0                | Local address/data bus                         |  |
| LAL                     | 34                      | 0                  | Local address latched                          |  |
| LCLK1,LCLK2             | 28,29                   | 0                  | Local output clocks                            |  |
| LINT1, LINT2            | 6,7                     | 1                  | Local interrupt request pins                   |  |
| LRDY                    | 9                       | I                  | Local ready                                    |  |
| TR/QE                   | 41                      | 0                  | Local shift-register transfer or output enable |  |
| $\overline{\mathbf{W}}$ | 40                      | 0                  | Local write strobe                             |  |
| INCLK                   | 5                       | I                  | input clock                                    |  |
|                         |                         | Hold a             | ind Emulation                                  |  |
| HOLD                    | 8                       | l I                | Hold request                                   |  |
| RUN, EMU                | 2                       | I                  | Run/Emulate                                    |  |
| HLDA, : JA              | 33                      | 0                  | Hold acknowledge or emulate acknowledge        |  |
|                         |                         | Video <sup>-</sup> | Fiming Signals                                 |  |
| BLANK                   | 32                      | 0                  | Blanking                                       |  |
| HSYNC                   | 30                      | 1/0                | Horizontal sync                                |  |
| VCLK                    | 4                       | 1                  | Video clock                                    |  |
| VSYNC                   | 31                      | 1/0                | Vertical sync                                  |  |
|                         |                         | Mis                | cellaneous                                     |  |
| 31517                   | 3                       | 1                  | Device reset                                   |  |
| V <sub>CC</sub>         | 27,61                   |                    | Nominal 5-volt power supply                    |  |
| V <sub>SS</sub>         | 1,18,35,52              | Ι                  | Ground                                         |  |

Table 2-1. Pin Descriptions

## 2.2 Host Interface Bus Signals

The host interface pins are used for communication between the TMS34010 and a host processor. Signals output on these pins are assumed to be asynchronous with respect to local clocks LCLK1 and LCLK2. To software running on a host processor, the TMS34010's host interface appears as a peripheral device containing a block of four 16-bit registers. Table 2-2 describes the host interface pins. TMS34010 host interface operation is discussed in Section 10. Host interface registers are discussed in Section 6.

| Signal    | I/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| HCS       |     | Host Chip Select. HCS is driven active low to enable access to the 16-bit host interface register that is selected by HFS0 $a + 1$ HFS1. During the low-to-high transition of RESET, the level on the $\overline{1 + \cdots}$ input determines whether the TMS34010 is halted (if HCS is high), or begins immediately executing its reset service routine (if HCS is low).                                                                                                                                                                                                                                                                                                               |  |
| HFS0-HFS1 | 1   | <i>Host Function Select.</i> The two function select pins determine which of the four 16-bit host interface registers is selected during a read or write cycle that is initiated by the host processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|           |     | HFS1 HFS0RegisterDescription00HSTADRLLSBs of pointer address01HSTADRHMSBs of pointer address10HSTDATAData buffer register11HSTCTLControl register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| · · · D   | I   | Host Read Strobe. $\overline{\cdots r}$ . $\overline{D}$ is driven active low during a read cycle that is initiated by the host processor. This enables the $\cdots$ ents of the selected host interface register to be c $\cdots$ on HDO-HD15. $\overline{1}$ $\overline{\cdots}$ $\overline{AD}$ should not be active low at the same time that $\overline{1}$ . $\overline{\overline{C}}$ is active low.                                                                                                                                                                                                                                                                              |  |
| HWRITE    |     | Host Write Strobe. HWRITE is driven active low during a write cycle that is initiated by the host processor. This enables the contents of HDO-HD15 to be written to the selected $\cdot$ interface register. HWRITE should not be active low at the same time that $\frac{1}{11}$ $\frac{1}{10}$ is active low.                                                                                                                                                                                                                                                                                                                                                                          |  |
| HLDS      | I   | Host Lower Data Select. HLDS is driven active low during a read or write cycle that is initiated by the host. This enables the lower byte (bits 0-7) of the selected host interface register to be accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| HUDS      | I   | Host Upper Data Select. HUDS is driven active low during a read or write cycle that is initiated by the host processor. This enables the upper byte (bits 8-15) of the selected host interface register to be accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| HRDY      | 0   | Host Ready. HRDY indicates when the TMS34010 is ready to complete a read<br>or write cycle that is initiated by the host. Except during an access of a host<br>interface register, HRDY is always high. HRDY will be driven low if the host<br>processor attempts to initiate an access of a host interface register before the<br>TMS34010 has had sufficient time to complete all processing resulting from an<br>access initiated previously by the host. HRDY always goes low briefly at the<br>start of a HSTCTL register access. When HRDY is driven low, the host must<br>wait to complete the access until HRDY is again driven high. While HCS is<br>high, HRDY is driven high. |  |

Table 2-2. Host Interface Signals

| Signal   | I/O | Description                                                                                                                                                                                                                                                                                                                                                                            |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HINT     | 0   | Host Interrupt Request. The $\overrightarrow{\text{Int}}$ pin follows the INTOUT bit in the HSTCTL register. HINT is typically used to transmit interrupt requests from the TMS34010 to the host processor. When INTOUT is set to 1 by the TMS34010, HINT is driven active low. HINT remains active low until the host writes a 0 to INTOUT, at which time HINT becomes inactive high. |
| HD0-HD15 | 1/0 | Host Bidirectional Data Bus. The host data pins, HD0-HD15, form a bidirec-<br>tional 16-bit bus. This bus is used to transfer data between the selected 16-bit<br>host interface register and the host processor. HD0 is the LSB and HD15 is the<br>MSB.                                                                                                                               |

| Table 2-2. | Host | Interface | Signals | (Concluded) |
|------------|------|-----------|---------|-------------|
|------------|------|-----------|---------|-------------|

## 2.3 Local Memory Interface Signals

The TMS34010 uses the local bus interface pins to communicate with external memory and with external memory-mapped I/O devices. The signals at this interface are used directly to control DRAMs (dynamic RAMs) and VRAMs (video RAMs). Local memory interface operation is discussed in Section 11.

| Signal  | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u></u> | 0   | Local Data Enable. L+F: is an active-low output. It is used to drive the ac-<br>tive-low output-enable inputs on the bidirectional transceivers (such as the<br>74ALS245), which are used to buffer data input and output on the<br>LADO-LAD15 pins. External buffering may be required on the LADO-LAD15<br>pins when the TMS34010 is interfaced to a large number of local memory<br>devices.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DDOUT   | 0   | Local Data Direction Out. DDOUT drives the direction control inputs on the bidirectional transceivers (such as the 74ALS245), which are used to buffer data input and output on the LADO-LAD15 pins. External buffering may be required on the LADO-LAD15 pins when the TMS34010 is interfaced to a large number of local memory devices. During write cycles, DDOUT isn high to enable data to be output from the LADO-LAD15 pins while IT! is driven active low. During read cycles, DDOUT goes low to enable data to be input to the LADO-LAD15 pins while DEN is driven active low. At all other times, DDOUT remains driven to the default high level.                                                                                                                                                             |
| LAL     | . 0 | Local Address Latched. An external latch can use the high-to-low transition of LAL to capture the column address from the LAD0-LAD15 pins. When a transparent latch such as a 74ALS373 is used, the address remains latched as long as LAL remains active low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RAS     | 0   | Local Row Address Strobe. The $\overline{RAS}$ output is used to drive the $\overline{RAS}$ inputs of DRAMs and VRAMs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| CAS     | 0   | Local Column Address Strobe. The $\overline{CAS}$ output is used to drive the $\overline{CAS}$ inputs of DRAMs and VRAMs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| W       | 0   | Local Write Strobe. The active-low $\overline{W}$ output is used to drive the $\overline{W}$ inputs<br>of DRAMs and VRAMs. $\overline{W}$ can also be used as the active-low write enable<br>to static memories and other devices connected to the TMS34010 local inter-<br>face. During a local memory read cycle, $\overline{W}$ remains inactive high while $\overline{CAS}$<br>is strobed active low. During a local memory write cycle, $\overline{W}$ is strobed active<br>low while $\overline{CAS}$ is low. During shift-register-transfer cycles, the state of $\overline{W}$<br>indicates whether the transfer is from shift register to memory ( $\overline{W}$ is low) or<br>memory to shift register ( $\overline{W}$ is high). At all other times, $\overline{W}$ is driven to the<br>default high level. |
| TR/QE   | 0   | Local Shift Register Transfer or Output Enable. This pin connects directly to the $\overline{TR}/\overline{OE}$ (or $\overline{DT}/\overline{OE}$ ) pin of a VRAM. During local memory read cycles, $\overline{TR}/\overline{OE}$ functions as an active-low output enable to gate data from memory to the LAD0-LAD15 pins. During VRAM shift-register-transfer cycles, $\overline{TR}/\overline{OE}$ is driven active low during the high-to-low transition of $\overline{RAS}$ .                                                                                                                                                                                                                                                                                                                                      |
| INCLK   | 1   | <i>Input Clock</i> . INCLK is the input clock used to generate the LCLK1 and LCLK2 outputs, to which all processor functions in the TMS34010 are synchronous. A separate input clock, VCLK, controls the video timing registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Table 2-3. Local Bus Interface Signals

| Signal      | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LCLK1,LCLK2 | 0   | Local Output Clocks. These two output clocks, 90 degrees out of phase with each other, provide convenient synchronous control of external circuitry to the TMS34010's internal timing. All signals output from the TMS34010, with the exception of the CRT timing signals, are synchronous to these clocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| LRDY        | 1   | Local Ready. LRDY is driven low by external circuitry to inhibit the TMS34010 from completing a local memory cycle it has initiated. While LRDY remains low, the TMS34010 continues to wait. When LRDY is again driven high, the TMS34010 completes the cycle. While LRDY is low, the TMS34010 generates internal wait states in increments of one full LCLK1 cycle in duration. LRDY can be driven low to extend local memory read and write cycles, shift-register-transfer cycles, and DRAM refresh cycles. During internal cycles, the TMS34010 ignores LRDY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| LINT1,LINT2 | I   | Local Interrupt Request Pins. Interrupt requests from external devices are tran-<br>smitted to the TMS34010 on the LINT1 and LINT2 pins. Each pin activates the<br>request for one of two external interrupt request levels. An external device<br>generates an interrupt request by driving the appropriate interrupt request pin<br>to its active-low state. The pin should remain active low until the TMS34010<br>has recognized the request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             |     | Transitions on the two interrupt request pins are assumed to be asynchronous with respect to local clocks LCLK1 and LCLK2; the signals on these pins are synchronized internally before being used internally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             |     | The local interrupt pins are reconfigured during emulation and testing to per-<br>form special functions that are described in a separate emulation and testing<br>document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LADO-LAD15  | 1/0 | Local Address/Data Bus. LADO-LAD15 form the local multiplexed address/<br>data bus. At the start of a memory cycle, two addresses (row and column) are<br>output on LADO-LAD15. During a read cycle, data are input on LADO-LAD15<br>during the latter part of the cycle. During a write cycle, data are output on<br>LADO-LAD15 during the latter part of the cycle. LAD0 is the LSB, and LAD15<br>is the MSB. During the time the row address is output on LADO-LAD14, status<br>bit RF is output on LAD15. RF is active low at the start of a DRAM-refresh<br>cycle (either RAS-only or CAS-before-RAS). During the time that the column<br>address is output on LAD0-LAD13, status bits TR and IAQ are output on<br>LAD15 and LAD14, respectively. IAQ is active high during a read cycle in<br>which the TMS34010 fetches an instruction word from the local memory.<br>During all other cycles, IAQ is inactive low. TR is active low during shift-<br>register-transfer cycles. (The level output on LAD14 during the high-to-low<br>transition of CAS is always the same as the level output on TR/QE during the<br>high-to-low transition of RAS.) |

Table 2-3. Local Bus Interface Signals (Concluded)

Note: The system designer must ensure that LRDY is not held low for so long that the TMS34010 is prevented from performing the necessary number of DRAM refresh cycles or is prevented from refreshing the display by performing a VRAM memory-to-shift-register cycle during horizontal retrace.

## 2.4 Video Timing Signals

The video timing signals (BLANK, HSYNC, and VSYNC) are used to control the horizontal and vertical sweep rates of the video monitor. They are also used to synchronize the display on the monitor to video data output from the VRAMs. Section 9 discusses video timing and screen refresh operations.

| Signal | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i /NC  | 1/0 | Horizontal Sync. HSYNC is the horizontal sync signal used to control external video circuitry. It is programmed as either an input or an output by means of two control bits in the DPYCTL register. When configured as an output, the active-low horizontal sync signal is generated by the TMS34010's on-chip video timers. When configured as an input, the TMS34010 synchronizes its video timers to ·· rnally-generated horizontal sync pulses. Immediately following reset, HS·*. is configured as an input.                                                                                            |
| VSYNC  | 1/0 | Vertical Sync. VSYNC is the vertical sync signal used to control external video circuitry. It is programmed as either an input or an output by means of a control bit in the DPYCTL register. When configured as an output, the active-low vertical sync signal is generated by the TMS34010's on-chip video timers. When configured as an input, the TMS34010 synchronizes its video timers to externally-generated vertical sync pulses. Immediately following reset, VSYNC is configured as an input.                                                                                                      |
| BL     | 0   | Blanking. BLANK is a composite blanking signal used to turn off the electron beam of a CRT during both horizontal and vertical retrace intervals. This signal may also be used to control the starting and stopping of the VRAM shift registers.                                                                                                                                                                                                                                                                                                                                                              |
| VCLK   | 1   | Video Clock. VCLK is derived from the dot clock of the external video system<br>and is used internally to denter the TMS34010's video timing logic. The signals<br>output at the BLANK, Hi r':C, and VSYNC pins are synchronous to VCLK.<br>VCLK is not required to have any timing relationship with respect to INCLK; that<br>is, VCLK and INCLK can be asynchronous. In order to read HCOUNT and<br>VCOUNT registers reliably, VCLK should be held high during the read. In sys-<br>tems which do not use the video timing registers or require automatic screen<br>refreshing, VCLK can be strapped high. |

| Table 2-4. | Video | Timing | Signals |
|------------|-------|--------|---------|
|------------|-------|--------|---------|

**Note:** During factory testing, the HSYNC and VSYNC pins are configured to scan data in and out of the two internal shift register scan paths.

## 2.5 Hold and Emulator Interface Signals

The TMS34010 hold interface permits other devices to request and be granted control of the local interface bus.

The emulator interface is used to control the TMS34010 when it is used for emulation. The RUN/EMU pin may remain unconnected in nonemulation applications.

| Signal  | I/O | Description                                                                                                                                                                                                                                                                                                                                                                    |
|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HOLD    | 1   | Hold Request. The HOLD pin is driven active low by an external device to signal a request that the TMS34010 release ownership of the local memory bus. Once the TMS34010 has acknowledged the hold request via a hold acknowledge signal, the external device assumes ownership of the bus. The device must continue to assert its hold request until it has released the bus. |
| HLDA :A | 0   | Hold Acknowledge and Emulate Acknowledge. The HLDA I II A pin is mul-<br>tiplexed between two functions – acknowledgment of hold requests and ac-<br>knowledgment of emulation requests. The hold acknowledge signal (HLDA)<br>is output during r                                                                                                                              |
| RUN/EMU | 1   | <i>Run/Emulate.</i> This pin is defined as a no-connect during normal system oper-<br>ation. The RUN/EMU pin should <i>not</i> be pulled low except i ing factor testing<br>or chip emulation. An internal pull-up load permits RUN                                                                                                                                            |

Table 2-5. Hold and Emulator Interface Signals

## 2.6 Power, Ground, and Reset Signals

Six TMS34010 pins are dedicated to ground and power supply. Section 8 provides more details about RESET.

| Table 2-6. Po | ower, Ground, | and Rese | t Signals |
|---------------|---------------|----------|-----------|
|---------------|---------------|----------|-----------|

| Signal | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc    | 1   | V <sub>CC</sub> (2 pins). Two +5-volt power supply inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VSS    | 1   | V <sub>SS</sub> (4 pins). Four electrical ground inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| R.     | 1   | Reset.       F.:       is pulled low to reset the device during normal operation.         While       RESET is asserted low, the internal registers of the TMS34010 are set to an initial known state, and all output and bidirectional pins are driven either to inactive levels or to high impedance. The behavior of the TMS34010 chip following reset deperent on the level of the HCS input just prior to the low-to-high transition of P: ET. If HCS is low, the GSP begins executing the instructions pointer to by the reset vector. If HCS is high, the GSP is halted until a host processor writes a 0 to the HLT bit in the HSTCTL register.         Transitions on the RESET pin are assumed to be asynchronous with respect to local clocks LCLK1 and LCLK2; the signal input on this pin is synchronized internally before it is used internally.         During factory testing or chip emulation, RESET is used in conjunction with RUN/EMU, HOLD, LINT1, and LINT2 to configure in TMS34010 into the required test or emulation mode. As long as RUN/THS34010 into the required for normal system operation. |

This page intentionally left blank.

## 3. Memory Organization

This section presents details of physical and logical addresses, illustrates the TMS34010 memory map, and describes stack operation.

#### Section

| Sectio |                   | Page |
|--------|-------------------|------|
| 3.1    | Memory Addressing | 3-2  |
|        | Memory Map        |      |
|        | Stacks            |      |

## 3.1 Memory Addressing

The TMS34010 is a bit-addressable machine with a 32-bit internal memory address. Each 32-bit address points to an individual bit within memory. Figure 3-1 shows the logical memory structure. Memory is accessed as a continuously addressable string of bits. Groups of adjacent bits form data structures called *fields* (see Section 4). The GSP supports field lengths from 1 to 32 bits. The total memory capacity is four gigabits (or 512 megabytes); the TMS34010 supports external addressing of 128 megabytes. Bit addresses range from >0000 0000 to >FFFF FFFF.



Figure 3-1. Logical Memory Address Space

Figure 3-2 shows the physical memory organization. The GSP communicates with memory over a 16-bit data bus, and always reads or writes a complete 16-bit word from or to memory. The word accessed during a memory cycle always begins on an even 16-bit boundary. That is, the four LSBs of the 32-bit starting address of the word are 0s. Bits within a word are numbered from 0 to 15; bit 15 is the MSB and bit 0 is the LSB. A word is identified by the address of its LSB. In this document, the LSB of a memory word will be depicted as the rightmost bit in the word.



Figure 3-2. Physical Memory Addressing

The four LSBs of the 32-bit logical address in Figure 3-2 do not appear on the local memory bus. When the GSP extracts data that does not begin and end on even word boundaries these four LSBs are used internally to indicate a bit boundary within an accessed word. Control logic at the local memory interface automatically performs the bit alignment and masking necessary to extract the data structure from physical memory. This is completely transparent to software. If the data structure being extracted straddles the boundary between two or more words, multiple read cycles are required. Similarly, inserting a data structure into memory may require a series of read and write cycles, accompanied again by the internal masking and shifting of data to properly align the data structure within memory.

The two MSBs of the 32-bit logical address are not output. The TMS34010 supports an external address range of 128 megabytes of physical memory.

# 3.2 Memory Map

Figure 3-3 shows the TMS34010 memory map. The memory is divided into three regions:

- Trap vectors
- I/O registers (on chip)
- General use

Memory is logically organized as four gigabits, but is physically accessed 16 bits at a time. Locations are shown as 16-bit words, identified by 32-bit addresses whose four LSBs are 0s. Word addresses range from >0000 0000 to >FFFF FFF0. Bit address >0000 0000 is the rightmost bit in the word at the bottom of the map; bit address >FFFF FFFF is the leftmost bit in the word at the top of the map.

Reading or writing to an address in the range >C000 0000 to >C000 01F0 accesses an internal I/O register. Reading or writing to any address outside this range accesses off-chip memory (or a memory-mapped device) external to the TMS34010.



Figure 3-3. TMS34010 Memory Map

Addresses >FFFF FC00 through >FFFF FFE0 are reserved for 32 interrupt, reset, and trap vectors. A vector is a 32-bit address that points to the starting location in memory of the appropriate interrupt, reset, or trap service routine. Each address is stored in physical memory as two consecutive 16-bit words, with the 16 LSBs at the lower address.

The 480 words from >C000 0200 to >C000 1FF0 are reserved for future expansion of the I/O registers. The 448 words from >FFFF E000 to >FFFF FBF0 are reserved for future expansion of the interrupt vectors.

## 3.3 Stacks

The TMS34010's system stack is implemented in local memory via a dedicated stack pointer (SP) register. The system stack is managed in hardware, and is used to store return addresses and processor status information during interrupts, traps, and subroutine calls. The contents of selected registers in the A and B files can be pushed onto the stack and popped off the stack. The system stack area can also be used for dynamically allocated data storage. The SP is a dedicated 32-bit internal register that points to the top of the system stack. The SP can be accessed by instructions that manipulate registers in either register file.

In addition to the system stack, one or more auxiliary stacks can be managed in software. The system stack always grows toward lower memory addresses, while the auxiliary stack can be defined to grow toward either lower or higher addresses. The MOVE and MOVB instructions, combined with the automatic predecrement and postincrement addressing modes, facilitate pushing and popping auxiliary stack data. One or more registers in the A or B files can be used by software as auxiliary stack pointers and frame pointers. The indexed addressing modes can be used in conjunction with a frame pointer to access variables embedded within the stack.

#### 3.3.1 System Stack

Figure 3-4 shows the structure of the system stack, which grows in the direction of lower memory addresses. The SP points to the top of the stack. That is, it contains the 32-bit address of the LSB (bit 0) of the value on top of the stack. The SP may contain any 32-bit value; however, stack operations execute more efficiently when the four LSBs of the SP are 0s. This aligns the SP to word boundaries in memory, reducing the number of memory cycles necessary to push values onto the stack or pop values off the stack.

During an interrupt, the PC (program counter) and ST (status register) are pushed onto the stack. Instructions that push values onto the system stack include:

- MMTM SP,<register list>
- CALL RS
- CALLA <absolute address>
- CALLR < relative address >
- TRAP < number >
- PUSHST
- MOVE RS,-\*SP

Instructions that pop values off the system stack include:

- MMFM SP, <register list>
- RETI
- RETS
- POPST
- MOVE \*SP+,RD



Figure 3-4. System Stack

From one to 16 registers in the A or B file can be moved to or from the stack in a single instruction. The MMTM instruction may be used to push multiple registers onto the stack, and the MMFM instruction may be used to pop multiple registers from the stack. The second word of either instruction is a 16-bit mask, generated from a register list, that specifies which registers in the A or B file are being moved.

The SP can be specified as the source or destination operand in any instruction that operates on the general-purpose registers. Instructions that manipulate registers in the A file or B file can also be used to manipulate the SP. The contents of 32-bit registers pushed onto the stack are stored in two consecutive words, with the 16 MSBs at the higher memory address, and the 16 LSBs at the lower address. This is shown in Figure 3-5, which demonstrates the effects of the following instruction sequence:

MMTM SP,A0Push register A0 onto stackMMFM SP,A1Pop stack into register A1

The original state of the stack and registers is shown in Figure 3-5 *a*. Figure 3-5 *b* illustrates the state after A0 has been pushed onto the stack, and Figure 3-5 *c* shows the results of popping the top of the stack into A1.



Figure 3-5. Stack Operations

The GSP pushes the contents of a 32-bit register onto the top of the stack according to the following sequence of events:

- 1) The SP is decremented by 32.
- 2) The register is pushed onto the stack.

The GSP pops the top of stack into a 32-bit register according to the following sequence of events:

- 1) The 32 bits at the top of the stack are popped into the register.
- 2) The SP is incremented by 32.

During an interrupt, the PC and ST are pushed onto the stack to permit the interrupted routine to resume execution when the interrupt processing is completed. The following actions occur during an interrupt routine:

- 1) The SP is decremented by 32.
- 2) The PC is pushed onto the stack.
- 3) The SP is again decremented by 32.
- The ST is pushed onto the stack.

During a return from an interrupt:

- 1) The 32 bits at the top of the stack are popped into the ST.
- 2) The SP is incremented by 32.
- 3) The 32 bits at the top of the stack are popped into the register.
- 4) The SP is again incremented by 32.

A subroutine call saves the state of the calling routine on the stack to allow the routine to resume execution when subroutine execution is completed. During a subroutine call, the following actions are taken:

- 1) The SP is decremented by 32.
- 2) The PC is pushed onto the stack.

During a return from a subroutine,

- 1) The 32 bits at the top of the stack are popped into the PC.
- 2) The SP is incremented by 32.

#### 3.3.2 Auxiliary Stacks

Auxiliary stacks may be managed in software. Any A- or B-file register, except the SP, may be used as the auxiliary stack pointer. Auxiliary stacks are typically used to contain dynamically allocated data storage.

In the following discussion, the symbol STK denotes the auxiliary stack pointer. The STK may contain any 32-bit value; however, stack operations execute more efficiently when the four LSBs of the STK are 0s. This aligns the STK to word boundaries in memory, reducing the number of memory cycles necessary to push values onto the stack or pop values off the stack.

As shown in Figure 3-6 and Figure 3-7, the auxiliary stack can be configured to grow in either direction in memory. The memory is shown in these figures as a large set of continuously addressable bits (ignoring for the moment the fact that memory is physically organized as 16-bit words).

The stack shown in Figure 3-6 grows toward lower memory addresses. The original stack is shown in Figure 3-6 *a*. In *b*, a field of arbitrary size is pushed onto the stack via a MOVE RS, \*-STK instruction (where RS and STK represent general-purpose registers). The field is popped off the stack by a MOVE \*STK+, RD instruction in *c*. Between instructions, the STK always points to the lowest bit address in the stack – this corresponds to the very top of the stack.

The MMTM STK, <register list> instruction can be used to save multiple registers on the stack in Figure 3-6. Later, the registers can be restored to their former values by means of an MMFM STK, <register list> instruction.



Figure 3-6. Auxiliary Stack Grows toward Lower Addresses

The stack shown in Figure 3-7 grows toward higher memory addresses. The original stack is shown in Figure 3-7 *a*. In *b*, a field of arbitrary size is pushed onto the stack via a MOVE RS, \*STK+ instruction, and in *c* the field is popped off the stack by a MOVE \*-STK, RD instruction. Between instructions, the STK always points to one plus the highest bit address in the stack – this location is one bit beyond the very top of the stack.



Figure 3-7. Auxiliary Stack Grows toward Higher Addresses

This page intentionally left blank.

# 4. Hardware-Supported Data Structures

The TMS34010 supports several data structures at the machine level:

- Fields are configurable data structures whose length can be defined within the range 1 to 32 bits. Two field sizes can be defined simultaneously. A field can begin and end at arbitrary bit addresses.
- **Bytes** are a special case of field in which the field length is fixed at eight bits and is sign extended. Bytes can begin on any bit boundary within a word.
- **Pixels** are configurable data structures; pixel length can be programmed to be 1, 2, 4, 8, or 16 bits (always a power of two). Pixels are aligned so that they do not cross word boundaries in memory.
- **Two-dimensional pixel arrays** are rectangular groups of pixels that are manipulated using the PIXBLT (pixel block transfer) and FILL (pixel block fill) instructions. A pixel array can be moved from one area of memory to another in a single PixBlt operation. It can be combined with another array of the same size by performing Boolean or arithmetic operations on the corresponding pixels of the two arrays.

The number of bits in a pixel, field, or array is programmable, but byte length is fixed. Two field sizes and one pixel size can be specified simultaneously. The size and starting addresses of the pixel arrays that are manipulated during a PixBlt operation are specified by the values loaded into dedicated hardware registers.

Topics in this section include:

# Section Page 4.1 Fields 4-2 4.2 Pixels 4-6 4.3 XY Addressing 4-11 4.4 Pixel Arrays 4-14

# 4.1 Fields

The TMS34010 supports two software-configurable field types, Field 0 and Field 1. A field in memory is defined by two parameters:

- Starting address
- Field size (1 to 32 bits)

A field's starting address is the address of the field's LSB. A field can begin at an arbitrary bit address in memory. When a field is moved from memory to a general-purpose register, the field is right justified within the register; that is, the field's LSB coincides with the register's rightmost bit (bit 0). The register bits to the left of the field are all 1s or all 0s, depending on the values of both the appropriate FE (field extension) bit in the status register, and the sign bit (MSB) of the field. If FE=1, the field is sign extended; if FE=0, the field is zero extended.

Field size can range from 1 to 32 bits. The lengths of fields 0 and 1 are defined by two 5-bit fields in the status register, FS0 and FS1.

Figure 4-1 illustrates a field in memory. In this example, the field straddles the boundary between words N and N+1 in memory. Field extraction and insertion is performed by on-chip hardware:

- To move the field to a general-purpose register, the TMS34010 extracts the field from memory by reading word N and word N+1 in separate cycles.
- To move the field from a general-purpose register, the TMS34010 inserts the field into memory by reading and writing word *N*, and reading and writing word *N*+1.

The memory operations necessary to insert or extract a field are performed automatically by special hardware, and are transparent to software.



Figure 4-1. Field Storage in External Memory

In Figure 4-1, word N is pointed to by a 26-bit physical address output by the GSP to memory. This 26-bit address corresponds to bits 4-29 of the field's 32-bit logical address. The four LSBs of the logical address point to the beginning of the field within word N.

The number of memory cycles required to extract or insert a field depends on how the field is aligned in memory. Field manipulation is more rapid when fields are stored in memory so that they do not cross word boundaries. Figure 4-2 illustrates various cases of alignment and nonalignment of fields to word boundaries in memory. Given a field starting address and field length, the memory controller will recognize the specified field alignment as one of the seven cases in Figure 4-2. Field extraction and field insertion are performed in a manner that requires the minimum number of memory cycles.



Figure 4-2. Field Alignment in Memory

- **Case A** A 16-bit field is aligned on word boundaries. Field extraction requires a single read cycle, and field insertion requires a single write cycle.
- Cases
- B1-B3 The field length is less than 16 bits.
  - In **Case B1**, the field starting address is not aligned to a word boundary, although the end of the field coincides with the end of the word.
  - In **Case B2**, the field starting address is aligned to a word boundary, but the end of the field does not coincide with the end of the word.
  - In Case B3, the field length is 14 bits or less, and neither the start nor the end of the field is aligned to a word boundary.

For Cases B1-B3, a field extraction requires a single read cycle. A field insertion requires the following sequence of memory cycles:

- 1) Read word N
- 2) Write word N
- **Case C** A 32-bit field is aligned on word boundaries. A field extraction requires the following sequence of memory cycles:
  - 1) Read word N
  - 2) Read word N+1

A field insertion requires the following sequence of memory cycles:

- 1) Write word *N*
- 2) Write word N+1
- **Case D** The field size is greater than 16 bits. The field starting address is not aligned to a word boundary, but the end of the field coincides with the end of the word. A field extraction requires the following sequence of memory cycles:
  - 1) Read word N
  - 2) Read word N+1

A field insertion requires the following sequence of memory cycles:

- 1) Read word N
- 2) Write word N
- 3) Write word N+1
- **Case E** The field size is greater than 16 bits. The field starting address is aligned to a word boundary, but the end of the field does not coincide with the end of the word. A field extraction requires the following sequence of memory cycles:
  - 1) Read word N
  - 2) Read word N+1

A field insertion requires the following sequence of memory cycles:

- 1) Write word *N*
- 2) Read word N+1
- 3) Write word N+1
- **Case F** The field straddles the boundary between two words. Neither the start nor the end of the field is aligned to a word boundary. A field extraction requires the following sequence of memory cycles:
  - 1) Read word N
  - 2) Read word N+1

A field insertion requires the following sequence of memory cycles:

- 1) Read word N
- 2) Write word N
- 3) Read word N+1
- 4) Write word N+1
- **Case G** The field size ranges from 18 to 32 bits, and the field straddles two word boundaries. Neither the start nor the end of the field is aligned to a word boundary. A field extraction requires the following sequence of memory cycles:
  - 1) Read word N
  - 2) Read word N+1
  - 3) Read word N+2

A field insertion requires the following sequence of memory cycles:

- 1) Read word N
- 2) Write word N
- 3) Write word N+1
- 4) Read word N+2
- 5) Write word N+2

A field insertion modifies only the portion of a word that lies within a field. The GSP memory controller must perform a read-modify-write operation when a field that does not begin and end on even 16-bit word boundaries is to be written to memory. This occurs when the four LSBs of the address are not 0, or when the specified field size is a value other than 16 or 32. The memory controller uses these two parameters (address LSBs and field size) to produce a mask that identifies the bits in the word corresponding to the field. Hardware uses the mask to perform the read-modify-write cycle. The GSP's local memory control logic automatically generates the the mask and executes the read-modify-write operation; this is transparent to software.

Figure 4-3 shows an example of inserting a 5-bit field stored in a register to logical address >0000 0008.

- In Figure 4-3 *a*, the field to be inserted is shown right-justified in the 16 LSBs of the designated general-purpose register.
- In b, memory controller hardware has rotated the field to align it with the destination in memory.
- In c, the GSP reads the original word from the destination in memory.
- In d, the mask is generated to designate the bits to be modified.
- In *e*, the field is inserted into the word from memory, and the result is written back to the destination address in memory.

|                              | 15 | 14       | 13 | 12 | 11       | 10 | 9 | 8 | 7 | 8 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------------|----|----------|----|----|----------|----|---|---|---|---|---|---|---|---|---|---|
| (a) Field to be inserted     | X  | <u>x</u> | X  | Х  | <u>x</u> | х  | X | х | X | X | Х | F | F | F | F | F |
| (b) Rotate to align to bit 8 | X  | X        | Х  | F  | F        | F  | F | F | x | Х | Х | X | Х | X | Х | х |
| (c) initial destination data | A  | A        | A  | A  | A        | A  | A | A | A | A | A | A | A | Â | A | A |
| (d) Mask generated           | 0  | 0        | 0  | 1  | 1        | 1  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| (e) Final destination data   | A  | A        | A  | F  | F        | F  | F | F | A | A | A | A | A | A | A | A |

#### Figure 4-3. Field Insertion

In the more complex case in which a field straddles one or two word boundaries in memory, the portion of the field lying within each word is inserted into that word using the methods described above.

# 4.2 Pixels

The term pixel has two meanings in the context of a TMS34010-based graphics system. Outside the GSP, a pixel is a picture element on a display surface. Inside the GSP, a logical pixel is a software-configurable data structure supported by the GSP instruction set. The logical pixel data structure in GSP memory contains the information needed to specify the attributes of a picture element visible on a screen. The information for a horizontal line of pixels on the screen is usually stored in consecutive words in memory.

#### 4.2.1 Pixels in Memory

Within GSP memory, the pixel data structure is defined by two parameters:

- Starting address
- Pixel size

A pixel's starting address is the address of the LSB of the pixel.

Pixel size (the number of bits per pixel) is defined in the PSIZE register. A pixel can be 1, 2, 4, 8, or 16 bits long. The GSP treats pixels as a special case of a field in which the field size is constrained to be a power of two. However, pixels do not cross word boundaries within memory; they are aligned within memory so that an integral number of pixels is contained within the boundaries of a memory word. For example, a 2-bit pixel should begin at an even bit address whose LSB is 0, a 4-bit pixel should begin at a bit address whose two LSBs are 0s, and so forth.

When a pixel is moved from memory to a general-purpose register, the pixel is right justified within the register. That is, the LSB of the pixel coincides with the rightmost bit (bit 0) of the register. Register bits to the left of the pixel are loaded with 0s.

Figure 4-4 illustrates pixel storage in memory. The pixel is located within the word pointed to by the 26-bit physical address corresponding to bits 4-29 of the 32-bit logical address of the pixel. The four LSBs of the logical address specify the displacement of the pixel within the word. When the pixel length is less than 16, each word contains two or more pixels.

Pixel extraction and insertion is performed by on-chip hardware in a manner that requires the minimum number of memory cycles. (The operations are transparent to the programmer.) In the worst case, two memory cycles (a read followed by a write) are required to insert a pixel of less than 16 bits. Inserting a 16-bit pixel requires a single write cycle, and extracting a pixel (1 to 16 bits) requires a single read cycle.



Figure 4-4. Pixel Storage in External Memory

#### 4.2.2 Pixels on the Screen

Figure 4-5 illustrates the mapping of pixels from memory to a display screen. The screen refresh function outputs pixels in the sequence of ascending pixel addresses. However, the electron beam sweeps from the left edge of the screen to the right edge during each horizontal scan interval, so pixels appear on the screen in the opposite order of their representation in memory. That is, the least significant pixel (in terms of bit address) appears on the left, and the most significant pixel appears on the right.



Figure 4-5. Mapping of Pixels to Monitor Screen

The GSP allows a pixel to be identified either in terms of its XY coordinates on the screen, or in terms of the address of the logical pixel in memory. These two methods are called *XY addressing* and *linear addressing*, respectively.

When XY addressing is used, the origin can be selected to lie in either the upper left or lower left corner of the screen. The position of the origin is controlled by the ORG bit in the DPYCTL register. Figure 4-6 *a* illustrates the default coordinate system (ORG=0), in which the origin of the two coordinate axes is located in the upper left corner of the screen. Figure 4-6 *b* shows the alternate coordinate system (ORG=1) in which the origin is located in the lower left corner of the screen.



Figure 4-6. Configurable Screen Origin

Using the default screen origin, Figure 4-7 illustrates the mapping of pixels from memory to the screen. In Figure 4-7, horizontal movement represents travel in the X direction on the screen. Vertical movement represents travel in the Y direction. The depth of the buffer represents the pixel size. The "on-screen memory" contains the pixels that appear on the screen.

The display memory shown in Figure 4-7 is shown in terms of a "screen format" rather than the "memory format" used in the memory map shown in Figure 3-3 on page 3-4. The screen format places the lowest pixel address at the upper left corner of the memory map. This is the same relative orientation in which pixels appear on the screen. Compare this to the memory format shown in Figure 3-3, which places the lowest bit address at the lower right corner of the memory map. This convention is frequently used in industry to represent the relative location of addresses in memory. In this document, assume the standard memory format is used unless the screen format is indicated.

Figure 4-8 illustrates the mapping of XY coordinates to the on-screen memory. For simplicity, assume that the screen origin coincides with the upper left corner of the display memory. *P* represents the X extent of the display memory and *N* represents the Y extent. Each box represents a pixel within the memory. The number within the box represents the pixel's memory location, relative to the beginning of the on-screen memory. The number in the box is multiplied by the number of bits per pixel to produce the address offset of the pixel from

the start of the display memory. Since the pixel size is constrained to be a power of two, the multiply can be replaced by a simple shift operation.



Figure 4-7. Display Memory Dimensions



Figure 4-8. Display Memory Coordinates

#### 4.2.3 Display Pitch

The term *display pitch* refers to the difference in memory addresses between two pixels that appear in vertically adjacent positions (one directly above the other) on the screen. In Figure 4-8, the pitch is calculated as P times the pixel size, where P is the X extent of the display memory.

The display pitch must be a power of two in order to support XY addressing of pixels on the screen. Linear addressing of pixels on the screen imposes fewer restrictions. In particular, the display pitch for linear addressing may be any value that is a multiple of 16; that is, the four LSBs of the address must be 0s. Of course, features such as automatic window checking are not available with linear addressing.

The pitch of a pixel array is the difference in memory addresses of two vertically adjacent pixels in the array. If the array occupies a rectangular area of the screen, the array pitch is the same as the display pitch.

During a pixel operation such as a PixBlt, the source and destination array pitches are specified in separate dedicated hardware registers. This facilitates the transfer of pixel arrays between on-screen and off-screen memory, which may have different pitches.

A sample display pitch calculation is shown below. In this example, the pixel size is four bits and the X extent of the pixel display is 640 pixels. However, since XY addressing and windowing are to be used, the physical memory is organized so that there are 1024 pixels between successive scan lines. Thus, the X extent of physical display memory is 1024, and the display pitch is:

Display Pitch =  $(1024 \text{ pixels/line}) \times (4 \text{ bits/pixel})$ = 4096 (which is  $2^{12}$ )

# 4.3 XY Addressing

The TMS34010 allows pixel addresses to be specified in terms of two-dimensional XY coordinates that correspond to locations on the screen. This is referred to as XY addressing. XY addressing has several benefits:

- TMS34010 software can be easily ported from one display configuration to another. System-dependent details such as the number of bits per pixel and the X extent of the display memory are transparent to the software, but are used by the machine to automatically convert the XY coordinates to the address of a pixel in memory.
- XY addressing allows you to think in terms of the high-level concept of XY coordinates rather than in terms of the machine-level mapping of pixels into memory.
- XY addressing facilitates such functions as window clipping.

Figure 4-9 illustrates XY addressing format. The XY address is stored in a 32-bit general-purpose register. The X and Y components are each treated as 16-bit signed integers. The X component resides in the 16 LSBs of the register, and is right justified to bit 0 of the register. The Y component occupies the 16 MSBs of the register, and is right justified to bit 0 of the register. The Y component occupies the 16 MSBs of the ragister, and is right justified to bit 16 of the register. XY coordinates in the range (-32768,-32768) to (+32767,+32767) can be represented. The clipping window, which identifies the pixels that can be altered during drawing operations, is restricted to positive X and Y coordinate values, (0,0) to (+32767,+32767). Thus, pixels identified by negative X or Y coordinates must always lie outside the window.



Figure 4-9. Pixel Addressing in Terms of XY Coordinates

#### 4.3.1 XY-to-Linear Conversion

The TMS34010 automatically converts a pixel's XY address to a 32-bit logical address (linear address) for all instructions that use XY addressing. Three parameters are used to perform XY-to-linear conversion:

- The logical pixel size (stored in the PSIZE register)
- A pitch conversion factor (stored in the CONVSP or CONVDP registers)
- An offset defining the XY origin (stored in the OFFSET register)

The GSP uses the following formula to calculate the physical address associated with the XY address:

Address =  $[(Y \times display pitch) OR (X \times pixel size)] + offset$ 

Since the display pitch and pixel size are both powers of two, the calculation is performed using only shift, OR, and add operations. Window clipping may be used to detect out-of-bounds (negative) X or Y values before this calculation is performed.

Linear addresses are formed from XY addresses by simply concatenating the binary numbers that represent the X and Y coordinate values, as shown in Figure 4-10. The number of 0s to the right of the X component of the address depends on the number of bits per pixel, and equals  $\log_2(\text{pixel size})$ . The displacement of the Y component within the 32-bit logical address in Figure 4-10 is equal to  $\log_2(\text{display pitch})$ . Finally, a 32-bit offset is added to the address in Figure 4-10 to calculate the address in memory of the pixel at coordinates (X,Y). The offset corresponds to the linear address in memory of the pixel at (0,0).



Note: The shift value for the Y component is contained in CONVSP or CONVDP register, depending on the instruction being executed.

#### Figure 4-10. Concatenation of XY Coordinates in Address

The GSP uses the pitch conversion factors *CONVSP* and *CONVDP* to compute the displacement of the Y component within the address, as shown in Figure 4-10. The Y component is displaced from bit 0 of the address by an amount equal to log<sub>2</sub>(pitch), which the hardware obtains by inverting the five LSBs of the appropriate CONVSP or CONVDP register. These values must be loaded through software before executing an instruction that uses XY addressing. CONVSP (source address pitch) is used if the XY address points to a *source* pixel or pixel array; CONVDP (destination address pitch) is used if the XY address points to a *destination* pixel or pixel array. The pixel size stored in the PSIZE register is used similarly to determine the displacement of the X component, as shown in Figure 4-10.

The OFFSET register contains the linear memory address of the pixel located at coordinates (0,0) on the monitor screen. The OFFSET register is used in translating XY coordinates into linear addresses, but does not control which region of the display memory is output to refresh the video screen. It is a virtual screen origin. It allows the coordinate axes of the XY address to be translated to an arbitrary position in memory. The OFFSET register supports the use of "window relative" addressing in which the X and Y coordinates are specified relative to coordinate offsets in the display memory. The position and size of a window can be specified arbitrarily. A new offset specified in terms of XY coordinates can be converted to a linear address using the CVXYL instruction. CVXYL converts an XY address to a linear address for the purpose of absolute memory addressing, or to use special features available to instructions that use linear addressing. Figure 4-11 illustrates the XY-to-linear conversion process.

|                                                                                | 31 16 15                 | 0   |
|--------------------------------------------------------------------------------|--------------------------|-----|
| (a) Original XY address                                                        | Y 000000 X               |     |
| (b) Extract 16 LSBs and<br>extend with Os                                      | 0000000000000000000000 X |     |
| (c) Rotate X left by<br>log <sub>2</sub> (pixel size)                          | 000000000000000000000 X  | 00  |
| (d) Extract 16 MSBs from<br>original XY address                                | Y 00000000000            | 000 |
| (e) Rotate Y left by<br>16+log <sub>2</sub> (vertical pitch)                   | 0000 Y 0000000           | 000 |
| (f) Bitwise logical-OR together<br>shifted X and Y components                  | 0000 Y X                 | 00  |
| (g) Add offset from B4 to<br>displacement above to<br>get final memory address | Memory Address           |     |

#### Figure 4-11. Conversion from XY Coordinates to Memory Address

- Step a shows the original XY address.
- The X component is extracted in step b.
- In step c, the X component is shifted left by log<sub>2</sub>(pixel size). The result
  of step c represents the product of the X component and the pixel size.
- The Y component is extracted in step d.
- In step e, the Y component is rotated left by 16+log<sub>2</sub>(display pitch). The result of step e is Y multiplied by the display pitch.
- In step f, the results of steps c and e are bitwise-ORed to form the displacement in memory of the pixel at (X,Y) from the pixel at the origin.
- In step g, the offset is added to produce the final memory address.

The example of Figure 4-11 corresponds to a pixel size of four bits and a pitch of 4,096. The six MSBs of the X half of the XY address (bits 10–15) in Figure 4-11 must be 0s to produce a valid memory address. For this example, the clipping window should be set to disable writes to pixels having X coordinate values outside the range 0 to  $\pm$ 1023.

Generally, given a display with a pitch of  $2^n$ , a valid memory address is produced by the XY translation process shown in Figure 4-11 when only the *n* LSBs of the X half of the XY address are nonzero (that is, when the 15-*n* MSBs are 0). X values may be in the range -32768 to +32767 before clipping. However, after clipping, the X value should be a positive number in the range 0 to (X extent -1), where X extent = pitch/pixel size. The GSP's automatic window clipping can be configured to clip pixels lying outside the window; hence, no software overhead is incurred in clipping. Y values lying outside the window are clipped in a similar fashion.

## 4.4 Pixel Arrays

A rectangular area of the screen that is *DX* pixels wide and *DY* pixels high is an example of a data structure called a *two-dimensional pixel array*. The array contains DX  $\times$  DY pixels, but can be manipulated by the TMS34010 as one structure. The TMS34010's instruction set includes a powerful set of raster operations, called PixBlts, that manipulate pixel arrays on the screen and elsewhere in memory.

Figure 4-12 shows a pixel array occupying a rectangular region in display memory. The DX pixels in each row of the array are packed together into adjacent cells in the display memory. Rows do not generally occupy adjacent areas of memory, but are separated from each other by a constant displacement called the array pitch. The array pitch is the difference in memory addresses between the start of one row and the start of the row directly beneath it. In the Figure 4-12 example, the array pitch is equal to the display pitch. The product of the array width DX and the pixel size must be less than or equal to the pitch.



Figure 4-12. Pixel Array

A pixel array is specified in terms of its width, height, pitch, and starting address. The starting address is the address of the first pixel to be moved during a PixBlt. The default starting address is simply the base address of the array; that is, the address of the pixel that has the lowest address in the array.

If as shown in Figure 4-12, the XY origin is located in its default position at the upper left corner of the screen. The default starting address is the address of the pixel located in the upper left corner of the array. When a PixBIt operation moves the pixels from a source pixel array to a destination array, the pixels in each row are moved in sequence from left to right, and the rows are moved in sequence from top to bottom.

Certain PixBlt operations allow the starting pixel to be specified as one of the pixels in the other three corners of the array. This feature is provided so that when the source and destination arrays overlap, the appropriate starting corner can be selected to ensure that no data is lost by being overwritten during PixBlt execution. The order in which pixels in the array are moved can be altered to be from right to left or from bottom to top as appropriate to accommodate the change in starting corner.

The starting address of a pixel array can be specified either in terms of the XY coordinates of the starting pixel (XY address), or the memory address of the starting pixel (linear address):

- An array whose starting location is specified as an XY address is referred to as an XY array. In this format, the starting location of the array is identified by the XY coordinates of the first pixel in the array.
- A pixel array whose starting location is specified as a memory address is referred to as a *linear array*. In this format, the location of the array is identified by the memory address of the first pixel (the pixel that has the lowest bit address) in the array.

The XY array format has two advantages. First, the starting location of the array is specified in system-independent Cartesian coordinates rather than as a system-dependent memory address. Second, the GSP's window checking (which allows it to automatically detect an attempt to write a pixel inside or outside a specified window) can only be used in conjunction with XY addressing.

The linear format's main advantage is that the array pitch does not have to be a power of two. This supports a wider variety of memory organizations. Using XY format, the array pitch is constrained to be a power of two.

The general rules governing array pitch are as follows. When an array is specified in XY format, the pitch **must** be a power of two. The pitch for an array specified in linear format may be any multiple of 16; that is, the four LSBs of the pitch must be 0s. There are a few important exceptions to the second rule which are discussed below.

For the special case of a PIXBLT B,XY or PIXBLT B,L instruction, the source pitch may be any value. This feature supports efficient use of memory by allowing adjacent rows of the source array to be packed together with no intervening gaps. The destination pitch must still be a multiple of 16.

Under certain conditions the linear source array specified for a PIXBLT L,XY or PIXBLT B,XY must have a pitch that is a power of two. This is necessary when the linear start address for the array has to be adjusted in the Y direction due to one of the following conditions:

- The source array is automatically preclipped to lie within a rectangular window.
- One of the lower two corners of the source array (refer to Figure 4-12) is selected to be the start address.

In either case, the start addresses specified for both the source and destination arrays are automatically adjusted, and for this purpose the conversion factors specified in the CONVSP and CONVDP registers must be valid.

While PixBIts are useful for moving arrays from one area of the screen to another, they can also be used to move arrays to the screen from other parts of memory, and vice versa. The pitch for the off-screen pixel array can be specified independently of the pitch for the on-screen array. This permits offscreen data to make efficient use of storage, regardless of the display pitch. On-screen objects may be defined as XY arrays but may be more efficiently stored as linear arrays in off-screen memory. The PIXBLT instructions support the transfer of a linear array to an XY array, and vice versa. PIXBLT instructions can also be used to rapidly move blocks of non-pixel data (ASCII characters, for example) from one location in memory to another.

# 5. CPU Registers and Instruction Cache

The TMS34010's on-chip CPU includes two general-purpose register files, file A and file B. Each register file contains 15 32-bit registers. The two files share a 32-bit hardware stack pointer (SP) that automatically manages the system stack during interrupts and subroutine calls. The CPU also contains two dedicated 32-bit registers - a program counter and a status register. An onchip cache memory holds up to 128 instruction words, and is transparent to software. The CPU registers and instruction cache are discussed in the following sections:

# Section

| Sectio |                           | Page |
|--------|---------------------------|------|
| 5.1    | General-Purpose Registers | 5-2  |
| 5.2    | Status Register           | 5-20 |
| 5.3    | Program Counter           | 5-22 |
| 5.4    | Instruction Cache         | 5-23 |
| 5.5    | Internal Parallelism      | 5-28 |

In addition to the CPU registers, the TMS34010 contains 28 memory-mapped registers that are dedicated to I/O functions. These are described in Section 6.

# 5.1 General-Purpose Registers

The TMS34010 has 30 32-bit general-purpose registers, divided into register files A and B. In addition, a single stack pointer (SP) is common to both register files.

The multiple internal data paths linking the ALU and general-purpose registers provide single machine state execution of most register-to-register instructions. Single-state instructions include add, subtract, Boolean operations, and shifts (1 to 32 bits). During a single-state instruction, the following actions occur:

- 1) Two 32-bit operands are read in parallel from the general-purpose registers.
- 2) The specified operation is performed by the ALU.
- 3) The 32-bit result is stored in the specified general-purpose register.

The general-purpose registers are dual-ported to permit operands to be read from two independent registers at the same time.

#### 5.1.1 Register File A

Fifteen of the 30 general-purpose registers, A0–A14, form register file A. These registers can be used for data storage and manipulation. No hard-ware-dedicated functions are associated with these general-purpose registers.

All register-to-register instructions (except MOVE RS,RD) require both registers to be in the same file. Instructions used to manipulate registers A0–A14 can also be used to manipulate the stack pointer. The SP can be specified in place of an A-file register in any of these instructions. Figure 5-1 illustrates register file A.



Figure 5-1. Register File A

#### 5.1.2 Register File B

Register file B consists of 15 general-purpose registers, B0-B14. All register-to-register instructions (except MOVE RS,RD) require both registers to be in the same file. Instructions used to manipulate registers B0-B14 can also be used to manipulate the stack pointer. The SP can be specified in place of a B-file register in any of these instructions.

Registers B0-B14 can be used for general-purpose functions such as data storage and manipulation. During PixBIt and other pixel operations, however, these registers are assigned hardware-dedicated functions.

|            | 31(MSB) |          | XLSB)                                          |
|------------|---------|----------|------------------------------------------------|
| <b>B</b> 0 | SAL     | DR       | Eource Address<br>(P:XBLTs)                    |
| B1         | SPT     | СН       | Source Pitch                                   |
| B2         | DAD     | DR       | Letter antion Address<br>(P.P.J. Is and FILLs) |
| <b>B</b> 3 | DP1     | сн       | Destination Pitch                              |
| B4         | OFF     | SET      | Offset                                         |
| 85         | WST     | ART      | Window Start                                   |
| B6         | WE      | ND       | Window End                                     |
| B7         | DY      | DX       | Deita Y / Deita X                              |
| <b>B</b> 8 | COL     | ORO      | COLORO<br>(PIYBLT Bs)                          |
| <b>B9</b>  | COL     | OR1      | COLOR1<br>(PIXBLT Bs, FILLS AND DRAV)          |
| B10        | COL     | JNT      |                                                |
| B11        | IN      | C1       | <b>Theorem 1</b>                               |
| B12        | iN      | <b>2</b> | Storage for PLAB_T and<br>FILL instructions.   |
| B13        | PAT     | TRN      |                                                |
| B14        | TE      | MP       | ] J                                            |
| SP         | Stack   | Pointer  |                                                |

Figure 5-2. Register File B

As Figure 5-2 shows, registers B0-B9 are used as special-purpose registers during pixel operations. These registers must be loaded with specific parameters before execution of pixel operations. Registers B10-B14 are used as special-purpose registers for the LINE instruction. During pixel operations, registers B10-B14 are used for temporary storage; their previous contents are destroyed. Register functions may vary for individual instructions.

The B-file registers are described in detail in Section 5.1.4.

## 5.1.3 Stack Pointer

The stack pointer (SP), shown in Figure 5-3, is a 32-bit register that contains the bit address of the top of the system stack. Section 3.3 describes stack operation in detail. The SP appears as a member of both the A and B files, and can be specified as the operand in any instruction that manipulates the general-purpose registers. The machine contains only a single SP, but this SP can be addressed as a member of *either* register file, A or B.

| 31 |             | 43    | 0    |
|----|-------------|-------|------|
|    | Word Addies | Bit A | ddr  |
| -  |             |       | ts 🗕 |

Figure 5-3. Stack Pointer Register

The system stack grows in the direction of smaller addresses. During an interrupt, the PC and ST are pushed onto the stack to permit the interrupted routine to resume execution when interrupt processing is completed. A subroutine call saves the PC on the stack to allow the calling routine to resume execution when subroutine execution is completed.

The stack pointer always points to the value at the top of the stack. Specifically, the SP contains the 32-bit address of the LSB of that value. While the four LSBs of the SP may be set to an arbitrary value, stack operations execute more efficiently when the four LSBs are 0s. Setting these bits to 0s aligns the stack pointer to 16-bit word boundaries in memory, reducing to two the number of memory cycles necessary to push or pop the contents of a 32-bit register.

The SP can be specified as the source or destination operand in any instruction that operates on the general-purpose registers. The SP can be accessed as register 15 in file A or B. Refer to the descriptions of the specific instructions for details.

# 5.1.4 Implied Graphics Operands

Table 5-1 summarizes the B-file register functions during pixel operations. These registers are referred to as *implied graphics operands*. Several I/O registers, described in Section 6, are also implied graphics operands. Individual descriptions of the B-file registers follow Table 5-1.

| Reg. | Function | Description                                                                                                                                                                                                                                                                                |                                                 |  |  |  |  |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|--|
| B0   | SADDR    | Source Address. Address of the upper left corner of the source pixel array (lowest pixel address in the array). SADDR is a linear or XY address, depending on the instruction which uses it.                                                                                               |                                                 |  |  |  |  |
| B1   | SPTCH    | Source Pitch. Difference in linear star source pixel array.                                                                                                                                                                                                                                | t addresses between adjacent rows of a          |  |  |  |  |
| B2   | DADDR    | Destination Address. Address of the upper left corner of the destination pixel array (lowest pixel address in the array). DADDR is a linear or XY address, depending on the instruction which uses it.                                                                                     |                                                 |  |  |  |  |
| В3   | DPTCH    | Destination Pitch. Difference in linear start addresses between adjacent rows of a destination pixel array.                                                                                                                                                                                |                                                 |  |  |  |  |
| B4   | OFFSET   | Offset. Linear bit address correspondir                                                                                                                                                                                                                                                    | ng to XY-coordinate origin (X=0, Y=0).          |  |  |  |  |
| B5   | WSTART   | Window Start Address. XY address of the upper left corner of the window (smallest X and Y coordinate values in the array).                                                                                                                                                                 |                                                 |  |  |  |  |
|      |          | ,31 16                                                                                                                                                                                                                                                                                     | ,15 O,                                          |  |  |  |  |
|      |          | Starting Y                                                                                                                                                                                                                                                                                 | Starting X                                      |  |  |  |  |
| B6   | WEND     | Window End Address. XY address of<br>(largest X and Y coordinate values in t                                                                                                                                                                                                               | the lower right corner of the window he array). |  |  |  |  |
| }    |          | 31 16                                                                                                                                                                                                                                                                                      | ,15 0,                                          |  |  |  |  |
|      |          | Ending Y                                                                                                                                                                                                                                                                                   | Ending X                                        |  |  |  |  |
| Β7   | DYDX     | Delta Y/Delta X. The 16 LSBs of this register specify the width (X dimension) of the source array in terms of either pixels or bits, depending on the instruction. The 16 MSBs specify the height (Y dimension) of the source array. If either $DY = 0$ or $DX = 0$ then nothing is moved. |                                                 |  |  |  |  |
|      |          | _3116                                                                                                                                                                                                                                                                                      | 150                                             |  |  |  |  |
|      |          | Delta Y                                                                                                                                                                                                                                                                                    | Delta X                                         |  |  |  |  |

| Table | 5-1  | <b>B</b> -File | Registers  | Summary       |
|-------|------|----------------|------------|---------------|
| Tubic | 0.17 | DING           | riegisters | Outifinitiary |

| Reg.    | Function | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| B8      | Color 0  | Pixel value corresponding to "color 0".COLORO contains the source back-<br>ground color to be used during a bit-expand operation (PIXBLT B,XY or<br>PIXBLT B,L). The pixel value should be replicated throughout the 16 LSBs<br>of register B8 (see note below). Non replicated patterns may be entered for<br>dithering effects. The 16 MSBs are ignored during the expand operation. For<br>example, at four bits per pixel, COLORO contains four identical pixel values,<br>as shown below.312827242320191615121187430PixelPixelPixelPixelPixelPixelPixelPixelPixelPixelPixel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|         |          | Each of the 16 LSBs of COLOR0 is associated with the corresponding pin of the local address/data bus, LADO-LAD15. COLOR0 bit 0 is associated with bit 0 of the data bus (the bit transferred on LAD0), COLOR0 bit 1 is associated with bit 1 of the data bus, and so on. When the contents of COLOR0 are output over a portion of the data bus, including a bit $n$ of the bus, as an example, bus bit $n$ contains the value from bit $n$ of COLOR0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| B9      | Color 1  | <i>Pixel value corresponding to "color 1".</i> COLOR1 contains the source fore-<br>ground color to be used during a bit-expand, fill, or draw-and-advance oper-<br>ation. The pixel value should be replicated throughout the 16 LSBs of register<br>B9 (see note below). Nonreplicated patterns may be entered for dithering ef-<br>fects. The 16 MSBs are ignored during the expand operation. For example,<br>at four bits per pixel, COLOR1 contains four identical pixel values, as shown<br>below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|         |          | 31         28         27         24         23         20         19         16         15         12         11         8         7         4         3         0           Pixel         Pixel |  |  |  |  |  |
|         |          | Each of the 16 LSBs of COLOR1 is associated with the corresponding pin of the local address/data bus, LADO-LAD15. COLOR1 bit 0 is associated with bit 0 of the data bus (the bit transferred on LAD0), COLOR1 bit 1 is associated with bit 1 of the data bus, and so on. When the contents of COLOR1 are output over a portion of the data bus, including bit $n$ of the bus, bus bit $n$ contains the value from bit $n$ of COLOR1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| B10-B14 |          | <i>PixBlt temporary registers.</i> PixBlt instructions use these registers for storing temporary values and context information necessary to resume execution of a partially-completed PixBlt operation in the event of an interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| SP      | SP       | Stack pointer. SP contains the bit address of the top of the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

| Table 5-1. | B-File | Registers | Summary | (Concluded) |
|------------|--------|-----------|---------|-------------|
|------------|--------|-----------|---------|-------------|

Notes: To provide upward compatibility with future versions of the GSP, replicate the pixel value throughout all 32 bits of COLOR0 or COLOR1, as shown.

B0

**B**0

| Syntax      | B0                                                                                                                                                                                                                                                              |                                                     |                                                                                                                 |                                                                        |                                                                                                                                 |                                                                 |                                                          |                                          |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------|------------------------------------------|
| Format      | 31                                                                                                                                                                                                                                                              |                                                     |                                                                                                                 | 16                                                                     | 15                                                                                                                              |                                                                 |                                                          | 0                                        |
|             | [                                                                                                                                                                                                                                                               |                                                     | Y                                                                                                               |                                                                        |                                                                                                                                 | >                                                               | κ                                                        |                                          |
|             | or                                                                                                                                                                                                                                                              |                                                     |                                                                                                                 |                                                                        |                                                                                                                                 |                                                                 |                                                          |                                          |
|             | 31                                                                                                                                                                                                                                                              |                                                     |                                                                                                                 |                                                                        |                                                                                                                                 |                                                                 |                                                          | 0                                        |
|             |                                                                                                                                                                                                                                                                 |                                                     |                                                                                                                 | Linear Bit                                                             | Address                                                                                                                         | s                                                               |                                                          |                                          |
| Description | SADDR<br>When a<br>to point<br>L,L, how<br>corner.                                                                                                                                                                                                              | points<br>corner<br>t to the<br>wever, y<br>This fe | to the source<br>to the pixel<br>adjust is nec<br>selected sta<br>you must ma<br>ature allows<br>hes that are n | with the<br>cessary, the<br>rting corne<br>inually adju-<br>you to use | lowest<br>e GSP a<br>er of the<br>ust SAI<br>e PIXBI                                                                            | address in<br>outomatica<br>source a<br>DDR to po<br>_T L,L for | n the sour<br>Illy adjusts<br>Irray. (For<br>oint to the | Ce array.<br>SADDR<br>PIXBLT<br>starting |
|             | instruct<br>If the fir                                                                                                                                                                                                                                          | ion is ar<br>st opera                               | n L (such as                                                                                                    | PIXBLT L,<br>LT instruct                                               | nat. If the first operand of a PIXBLT<br>.,XY), then SADDR is in linear format.<br>ction is an <b>XY</b> (such as PIXBLT XY,L), |                                                                 |                                                          |                                          |
|             | During PIXBLT operations, SADDR is used in linear format. When the PIXBLT is completed, SADDR points to the starting location of the row the follows the last row in the array. If a PIXBLT is interrupted, SADDR points to the next word of pixels to be read. |                                                     |                                                                                                                 |                                                                        |                                                                                                                                 | row that                                                        |                                                          |                                          |
|             | During<br>lue.                                                                                                                                                                                                                                                  | LINE of                                             | peration, SAI                                                                                                   | DDR conta                                                              | ains the                                                                                                                        | current d                                                       | ecision var                                              | iable va-                                |
|             | The foll                                                                                                                                                                                                                                                        | owing i                                             | nstructions u                                                                                                   | se SADDF                                                               | R as an i                                                                                                                       | mplied op                                                       | erand:                                                   |                                          |
|             | <u>Instruc</u><br>LINE<br>PIXBLT                                                                                                                                                                                                                                |                                                     | Contains d                                                                                                      | =2 <i>b</i> -a, use                                                    | <u>d Function</u><br>ed for the line draw.<br>s to the beginning of a binary source                                             |                                                                 |                                                          | ry source                                |
|             | PIXBLT                                                                                                                                                                                                                                                          | B,XY                                                | Linear addi                                                                                                     | ress; points                                                           | s to the                                                                                                                        | beginning                                                       | g of a bina                                              | ry source                                |
|             | PIXBLT                                                                                                                                                                                                                                                          | L,L                                                 | Linear add<br>or PBV =                                                                                          | 1. Refer to                                                            | the PL                                                                                                                          |                                                                 |                                                          |                                          |
|             | PIXBLT<br>PIXBLT<br>PIXBLT                                                                                                                                                                                                                                      | XY,L                                                | its unique i<br>Linear addi<br>XY address<br>XY address                                                         | ress; points<br>; points to                                            | s to the<br>the beg                                                                                                             | ginning of                                                      | a source a                                               | array.                                   |
| Example     | SADDR                                                                                                                                                                                                                                                           | .set                                                | BO                                                                                                              |                                                                        |                                                                                                                                 |                                                                 |                                                          |                                          |
|             | *                                                                                                                                                                                                                                                               | MOVE                                                | >00080015                                                                                                       | ,SADDR                                                                 | ;Move<br>;B0                                                                                                                    | XY valu                                                         | e >15,>8                                                 | into                                     |
|             | *                                                                                                                                                                                                                                                               | MOVE                                                | >00010AFC                                                                                                       | ,SADDR                                                                 |                                                                                                                                 |                                                                 | value >1                                                 | OAFC                                     |

| Format      | 310                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                                                                                                                                                                                                                                                                                                   |                                         |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | Linear Bit                                                                                                                                                                                                                                                                                        | Address                                 |  |  |  |
| Description | SPTCH specifies the linear difference in the start addresses of adjacent lines<br>of the source array for PIXBLT and FILL instructions. The GSP uses the<br>value in SPTCH to move from row to row through the source array. SPTCH<br><b>must</b> be an integer multiple of 16 (except for the special cases of PIXBLT<br>B,L and PIXBLT B,XY). SPTCH is constrained in some cases to be a power<br>of two; this allows XY addressing and automatic corner adjust operations. |      |                                                                                                                                                                                                                                                                                                   |                                         |  |  |  |
|             | Some PIXBLTs store an adjusted value of SPTCH during instruction exe-<br>cution. This mechanism is transparent unless the PIXBLT is interrupted.<br>However, the original contents of SPTCH are restored if the instruction is<br>allowed to complete normally.                                                                                                                                                                                                               |      |                                                                                                                                                                                                                                                                                                   |                                         |  |  |  |
|             | The following instructions use SPTCH as an implied operand.                                                                                                                                                                                                                                                                                                                                                                                                                   |      |                                                                                                                                                                                                                                                                                                   |                                         |  |  |  |
|             | <u>Instruc</u><br>PIXBLT<br>PIXBLT                                                                                                                                                                                                                                                                                                                                                                                                                                            | B,L  | <b>SPTCH Format and Function</b><br>Linear; unconstrained otherwise.<br>Linear; power of two for windowing; unconstrained o<br>erwise.<br>Unconstrained except as previously noted. SPTCH is a<br>related to CONVSP for this instruction; therefore, it is a<br>constrained to be a power of two. |                                         |  |  |  |
|             | PIXBLT                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |                                                                                                                                                                                                                                                                                                   |                                         |  |  |  |
|             | PIXBLT                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | L,XY | Linear; power of two for windowing and PBV = 1; ur constrained otherwise except as previously noted.                                                                                                                                                                                              |                                         |  |  |  |
|             | PIXBLT<br>PIXBLT                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ,    | Power of two.                                                                                                                                                                                                                                                                                     |                                         |  |  |  |
| Example     | SPTCH<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | .set | B1                                                                                                                                                                                                                                                                                                |                                         |  |  |  |
|             | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MOVE | >00001000,SPTCH                                                                                                                                                                                                                                                                                   | ;Power of two for<br>;PIXBLT XY,L       |  |  |  |
|             | *                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MOVE | >00010AFC,SPTCH                                                                                                                                                                                                                                                                                   | ;Unconstrained value for<br>;PIXBLT B,L |  |  |  |

<u>B2</u>

| Format      | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 16                                                                                                                                            | 15                                                                                                                                                                                                                   | 0                                                                       |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
|             | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Y                                                                                                                                             | Х                                                                                                                                                                                                                    | ]                                                                       |  |  |
|             | or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                               |                                                                                                                                                                                                                      |                                                                         |  |  |
|             | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                               |                                                                                                                                                                                                                      | 0                                                                       |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Linear Bi                                                                                                                                     | t Address                                                                                                                                                                                                            |                                                                         |  |  |
| Description | array for PIXBL<br>address in the of<br>GSP automatica<br>of the destination<br>adjust DADDR                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Is. Generally, DADD<br>destination array. W<br>illy adjusts DADDR to<br>on array. (For PIXB<br>to point to the starting<br>for manipulating p | east significant pixel in the<br>DR points to the pixel with<br>hen a corner adjust is neo<br>o point to the selected star<br>LT L,L, however, you mus<br>ng corner. This feature all<br>ixel arrays with pitches th | the lowest<br>cessary, the<br>rting corner<br>st manually<br>ows you to |  |  |
|             | DADDR is also used in conjunction with DYDX to perform a common rec-<br>tangle function for some instructions (FILL XY, PIXBLT B <xy, pixblt<br="">L,XY, and PIXBLT XY,XY, with window option 1). In these cases, DADDR<br/>is set to the starting XY address of the common pixel block described by the<br/>intersection of the original destination array and the pixel block indicated<br/>by WSTART and WEND. No drawing is performed. If there is no common<br/>array, the V bit is not set and the value of DADDR is indeterminate.</xy,> |                                                                                                                                               |                                                                                                                                                                                                                      |                                                                         |  |  |
|             | PIXBLT instruct<br>format. If the se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ion is a <b>n L</b> (such as P                                                                                                                | rmat. If the second oper<br>PIXBLT XY,L), then DADDF<br>PIXBLT instruction is an <b>X</b><br>Y format.                                                                                                               | R is in linear                                                          |  |  |
|             | PIXBLT complet<br>following the la                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | tes, DADDR points to                                                                                                                          | maintained in linear format<br>o the linear starting address<br>If a PIXBLT is interrupte<br>pe read.                                                                                                                | s of the row                                                            |  |  |
|             | For the LINE ins<br>drawing point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | struction, DADDR cor                                                                                                                          | ntains the XY address of th                                                                                                                                                                                          | e next DDA                                                              |  |  |
|             | The following in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | structions use DADE                                                                                                                           | DR as an implied operand.                                                                                                                                                                                            |                                                                         |  |  |
|             | InstructionDADDR Format and FunctionFILL LLinear; points to the beginning of the destination array.FILL XYXY; points to the beginning of the destination array.LINEXY; points to the current pixel.PIXBLT B,XYLinear; points to the beginning of the destination array.PIXBLT B,XYY; points to the beginning of the destination array.PIXBLT L,LLinear with special requirements when PBH=1 or PBN<br>Refer to the PIXBLT L,L for a description of its unique<br>quirements.                                                                    |                                                                                                                                               |                                                                                                                                                                                                                      |                                                                         |  |  |
|             | PIXBLT L,XY<br>PIXBLT XY,L<br>PIXBLT XY,XY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Linear; points to the                                                                                                                         | ginning of the destination<br>beginning of the destinati<br>ginning of the destination                                                                                                                               | on array.                                                               |  |  |

#### DADDR - Destination Address Register B2 <u>B2</u>

| Example | DADDR<br>* | .set | B2              |                                       |
|---------|------------|------|-----------------|---------------------------------------|
|         | *          | MOVE | >00080015,DADDR | ;Move XY value >15,>8 into :B2        |
| -       | *          | MOVE | >00010AFC,DADDR | ;Move linear value >10AFC<br>;into B2 |

| Format      | 310                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
|             | Linear Bit Address                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |
| Description | DPTCH specifies the linear difference in the start addresses of adjacent line<br>of the destination array for PIXBLT and FILL instructions. The TMS34010<br>uses the value in DPTCH to move from row to row through the destination<br>array. DPTCH <b>must</b> be an integer multiple of 16 (except for FILL L when<br>DX=1). DPTCH is also constrained in some cases to be a power of two to<br>allow XY addressing and automatic corner adjust. |  |  |  |  |  |  |  |  |  |  |  |
|             | Some PIXBLTs store an adjusted value in DPTCH during instruction exe-<br>cution. This mechanism is transparent, unless the PIXBLT is interrupted.<br>The original contents of DPTCH are restored if the instruction is allowed to<br>complete normally.                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |
|             | The following instructions use DPTCH as an implied operand.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |
|             | InstructionDPTCH Format and FunctionLinear; unconstrained for DX=1.FILL XYLinear; power of two.PIXBLT B,LLinear; unconstrained except as previously noted.PIXBLT B,XYLinear; power of two for windowing; unconstrained otherwise except as noted above.                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |
|             | PIXBLT L,L Linear; unconstrained except as previously noted. DPTCH is not related to CONVDP for this instruction; therefore, it is not constrained to be a power of two.<br>PIXBLT L,XY Linear; power of two.                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |
|             | PIXBLT XY,L Linear, power of two for PBV = 1; unconstrained other-<br>wise except as previously noted.<br>PIXBLT XY,XY Linear; power of two.                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |
| Example     | DPTCH .set B3<br>*                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |
|             | MOVE >00001000,DPTCH ;Power of two for<br>* ;PIXBLT XY,L<br>MOVE >00010AFC,DPTCH ;Unconstrained value for<br>;PIXBLT L,L                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |

| Format      | 31 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
|             | Linear Bit Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |
| Description | OFFSET contains the linear address of the first pixel in the XY coordinate space for instructions using XY addressing. This corresponds to the linear address of the XY origin (X=0,Y=0). This value is used as the memory base for performing XY to linear address conversions.                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
|             | OFFSET is always in linear format. It may be placed at any position in the TMS34010 linear address space and should contain a pixel-aligned value for proper XY address conversions, transparency, pixel processing, and plane masking. OFFSET is not modified by instruction execution.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |
|             | The following instructions use OFFSET as an implied operand.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |
|             | InstructionOFFSET Format and FunctionCVXYLRDLinear address of XY originDRAVRS,RDLinear address of XY originFILLXYLinear address of XY originFILLKYLinear address of XY originFILLLinear address of XY originFILLLinear address of XY originPIXBLTB,XYLinear address of XY originPIXBLTL,XYLinear address of XY originPIXBLTXY,LLinear address of XY originPIXBLTXY,XYLinear address of XY originPIXTRS,RD.XYLinear address of XY originPIXTRS.XY,RDLinear address of XY originPIXTRS.XY,RDLinear address of XY origin |  |  |  |  |  |  |  |  |  |  |
| Example     | OFFSET.set B4<br>* MOVE >00042000,OFFSET ;Linear value on pixel<br>* ;boundary                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |

B5 WSTART - Window Start Address Register

| Format | 31             | 16 | 15 | 0              |
|--------|----------------|----|----|----------------|
|        | Window start Y |    |    | Window start X |

**Description** WSTART specifies the XY address of the least significant pixel contained in the rectangular destination clipping window. WSTART is valid for instructions that use an XY destination address and a window option. The least significant pixel is the pixel with the lowest address in the array. For a screen with the ORG bit of the DPYCTL register set to 0, this corresponds to the pixel in the upper left corner of the pixel array.

WSTART may be placed at any position in the positive quadrant of the XY address space. It describes an inclusive pixel; that is, the pixel at the XY location contained in WSTART is included in the window. The value in WSTART is used with WEND, DADDR, and DYDX to preclip pixels, lines, and pixel arrays. WSTART is not modified by instruction execution.

The following instructions use WSTART as an implied operand.

| Inst <u>ruction</u> | WSTART Format and Function                  |
|---------------------|---------------------------------------------|
| C!'₩ Ith RD         | XY value of least significant window corner |
| DRAV RS,RD          | XY value of least significant window corner |
| FILL XY             | XY value of least significant window corner |
| LINE                | XY value of least significant window corner |
| PIXBLT B,XY         | XY value of least significant window corner |
| PIXBLT L,XY         | XY value of least significant window corner |
| PIXBLT XY,XY        | XY value of least significant window corner |
| PIXT RS,RD.XY       | XY value of least significant window corner |
| PIXT RS.XY, RD.XY   |                                             |
|                     |                                             |

Example WSTART.set

\*

B5

MOVE >00400100,WSTART ;XY value (256,64) stored ;in WSTART

5-13

WEND - Window End Address Register

| Format | 31           | 16 | 15 |              | 0 |
|--------|--------------|----|----|--------------|---|
|        | Window end Y |    | [  | Window end X |   |

**Description** WEND specifies the XY address of the most significant pixel contained in the rectangular destination clipping window. WEND is valid for instructions that use an XY destination address and a window option. The most significant pixel is the pixel with the highest address in the array. For a screen with the ORG bit of the DPYCTL register set to 0, this corresponds to the pixel in the lower right corner of the pixel array.

WEND may be placed at any position in the positive quadrant of the XY address space. It describes an inclusive pixel; that is, the pixel at the XY location contained in WEND is included in the window. The value in WEND is used with WSTART, DADDR, and DYDX to preclip pixels, lines, and pixel arrays. WEND is not modified by instruction execution.

The following instructions use WEND as an implied operand.

|         | histru | <u>ction</u> |       | WEND Format and Function                   |                       |             |        |  |  |  |  |  |  |
|---------|--------|--------------|-------|--------------------------------------------|-----------------------|-------------|--------|--|--|--|--|--|--|
|         | C P 🗤  | RS,RD        |       | XY value of most significant window corner |                       |             |        |  |  |  |  |  |  |
|         | DRAV   | RS,RD        |       | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | FILL   | XY           |       | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | LINE   |              |       | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | PIXBL  | т в,хү       |       | XY value of mo                             | ist significan        | t window co | rner   |  |  |  |  |  |  |
|         | PIXBL  | T L,XY       |       | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | PIXBL  | Τ ΧΥ,ΧΥ      |       | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | PIXT   | RS,RD.)      | KY    | XY value of mo                             | st significan         | t window co | rner   |  |  |  |  |  |  |
|         | PIXT   | RS.XY,F      | RD.XY | XY value of mo                             | ist significan        | t window co | orner  |  |  |  |  |  |  |
| Example | WEND   | .set         | В6    |                                            |                       |             |        |  |  |  |  |  |  |
|         | *      | MOVE         | >004  | 00100,WEND                                 | ;XY value<br>;in WEND | e (256,64)  | stored |  |  |  |  |  |  |

Format 31 16 15 0 Delta Y Delta X

**Description** DYDX specifies the X and Y dimensions of the rectangular destination array for PIXBLT and FILL instructions. Both the X and Y dimensions are in pixels; that is, the DX value is number of pixels in width of the array, and DY is the number of lines of pixels in the destination array.

When the window clipping option is selected, the pixel block dimensions for the transfer are determined by the relationships between WSTART, WEND, DADDR, and DYDX. If either the X or Y dimension is 0, then the block is interpreted as having a dimension of 0; no transfer is performed.

The values for DY and DX may range up to the coordinate extent of the display (up to 65,535, depending on the display pitch and pixel size selected). For window operations, the relationship between DYDX, WSTART, and WEND is such that  $DY = WEND_y - WSTART_y + 1$  and  $DX = WEND_x - WSTART_x + 1$ . The value in DYDX is used with WSTART, DADDR, and DYDX to preclip pixels, lines, and pixel arrays.

Most instructions do not modify the contents of DYDX. For FILL XY, PIXBLT B,XY, PIXBLT L,XY, and PIXBLT XY,XY, with window option 1, however, DYDX is used with DADDR to perform a common rectangle function. In this case, DYDX is set to the dimensions of the common pixel block described by the intersection of the original destination array and the window identified by WSTART and WEND. No drawing is performed. If there is no common rectangle, the V bit is not set and the value of DYDX is indeterminate. See these instructions for further information.

The following instructions use DYDX as an implied operand.

| Instruction | <b>DYDX Format and Function</b> |
|-------------|---------------------------------|
|             |                                 |

| DI DA TOI MAL AND TONOLOU                                |
|----------------------------------------------------------|
| Array dimensions in XY format.                           |
| Array dimensions in XY format; special requirements when |
| W=1 is selected, as previously noted.                    |
| Dimensions of the rectangle described by the line to be  |
| drawn.                                                   |
| Array dimensions in XY format                            |
| Array dimensions in XY format; special requirements when |
| pick is selected, as previously noted.                   |
| Array dimensions in XY format.                           |
| Array dimensions in XY format; special requirements when |
| pick is selected, as previously noted.                   |
| Array dimensions in XY format.                           |
| Array dimensions in XY format; special requirements when |
| pick is selected, as previously noted.                   |
|                                                          |

### Example

## This example illustrates the relationship of DYDX to WSTART and WEND.

| WEND | [.set<br>.set<br>.set | В6                                      |                                                                                           |
|------|-----------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|
|      | SUBXY                 | WEND,DYDX<br>WSTART,DYDX<br>>10001,DYDX | ;Put WEND into DYDX<br>;Generate (WEND - WSTART)<br>;Increment by 1 in each<br>;dimension |

# COLOR0 - Background Color Register

**B**8

| Format      | 31  | 28  | 27 | 24  | 23 | 20  | 19 | 16  | 15 | 12  | 11   | 8   | 7  | 4   | 3  | 0   |
|-------------|-----|-----|----|-----|----|-----|----|-----|----|-----|------|-----|----|-----|----|-----|
|             | Pi  | xel | Pi | xel | Pi | xel | Pi | xel | Pi | xel | Pix  | cel | Pi | xel | Pi | cel |
| Description | COI |     |    |     |    |     |    |     |    |     | bits |     |    |     |    |     |

PIXBLT B,L and PIXBLT B,XY instructions. These two instructions transform binary pixel array information to multiple bits per pixel arrays using the color information in COLOR1 and COLOR0. The lower 16 bits of COLOR0 are used for the 0 or background color. There is a direct correspondence between the alignment of pixels within the COLOR0 register and pixels within memory words to be altered. That is, individual pixels within COLOR0 are used as they align with destination pixels in the destination word.

COLOR0 is not modified by instruction execution.

Note:

**B8** 

The example format above is for four bits per pixel.

The following instructions use COLOR0 as an implied operand.

|         | Instruction<br>PIABLT B,L<br>PIXBLT B,XY | COLORO Contents<br>Background pixel color for expanded array<br>Background pixel color for expanded array |  |  |  |  |  |  |  |
|---------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Example | COLOR0.set                               | B8                                                                                                        |  |  |  |  |  |  |  |
|         | MOVI                                     | <pre>&gt;00005555,COLOR0 ;store uniform pixel value<br/>:in COLOR0</pre>                                  |  |  |  |  |  |  |  |

# **COLOR1** - Foreground Color Register

| , |    |     |     |    |    |     |    |     |    |     |      | -  | 7 4   | -  | -   |  |
|---|----|-----|-----|----|----|-----|----|-----|----|-----|------|----|-------|----|-----|--|
|   | Pi | (el | Pi> | el | Pi | xel | Pi | xel | Pi | kel | Pixe | əl | Pixel | Pi | xel |  |

**Description** COLOR1 specifies the replacement color for pixels to be altered at the destination pixel or pixel block for FILL, DRAV and LINE instructions.

> For PIXBLT B,L and PIXBLT B,XY instructions, COLOR1 specifies the replacement color for 1 bits in the source array. These two instructions transform binary pixel array information to multiple-plane pixel arrays using color information in COLOR1 and COLOR0. There is a direct correspondence between the alignment of pixels within the COLOR1 register and pixels within memory words to be altered. That is, individual pixels within COLOR1 are used as they align with destination pixels in the destination word.

**B9** 

COLOR1 is not modified by instruction execution.

Note:

The example format above is for four bits per pixel.

The following instructions use COLOR1 as an implied operand.

| Instruction<br>DRAV RS,RD<br>FILL L<br>FILL XY<br>LINE<br>PIXBLT B,L<br>PIXBLT B,XY | <u>COLOR1 Contents</u><br>Pixel color for pixel draw<br>Pixel color for filled array<br>Pixel color for filled array<br>Pixel color for line draw<br>Foreground pixel color for expanded array<br>Foreground pixel color for expanded array |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COLOR1.set<br>*                                                                     | B9                                                                                                                                                                                                                                          |
| MOVI                                                                                | >00003333,COLOR1 ;Store uniform pixel value                                                                                                                                                                                                 |

; in COLOR1

Example

| Format      | 31 0                                                                   |
|-------------|------------------------------------------------------------------------|
|             | Various Formats                                                        |
| Description | B10 - B14 are used as implied operands for the LINE instruction and as |

temporary registers for PIXBLTs and FILLs. B13 (PATTRN register) is reserved for future LINE draw enhancement. It should be set to >FFFFFFFF before executing the LINE instruction to ensure software compatibility.

## 5.2 Status Register

The status register (ST) is a special-purpose, 32-bit register that specifies the processor status. The ST also contains several parameters that specify the characteristics of two programmable data types, fields 0 and 1. The ST is initialized to >00000010 at reset.

Figure 5-4 illustrates the status register. Table 5-2 lists the functions associated with the status bits. Table 5-3 describes the encoding of the field size bits in FS0 and FS1.

| 3130 28 28 2 | 7 26 25 24 2 | 23 22 21 20 | 18 18 17 16 15 14 13 12 | 11 1 | 8870 | 35 | 43210 |
|--------------|--------------|-------------|-------------------------|------|------|----|-------|
| NCZV         | P<br>B       | I<br>E      | Reserved                | FE   | F61  | ш  | F60   |

Note: The status register bits marked *reserved* (bits 12-20, 22-24, and 26-27) are currently unused. When read, a reserved bit returns the last value written to it. At reset, all reserved bits are forced to 0s.

#### Figure 5-4. Status Register

#### Table 5-2. Definition of Bits in Status Register

| Bit<br>No. | Field<br>Name | Function                                                                                                                                                    |  |  |  |  |
|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0-4        | FS0           | Field Size 0. Length in bits of first memory data field (see Table 5-3 for values).                                                                         |  |  |  |  |
| 5          | FE0           | <i>Field Extend 0.</i> Bit determines whether field from memory is extended with 0s or with the sign bit when loaded into 32-bit general-purpose register.  |  |  |  |  |
|            |               | FE0 = 0 - Zero extension<br>FE0 = 1 - Sign extension                                                                                                        |  |  |  |  |
| 6-10       | FS1           | Field Size 1. Length in bits of second memory data field (see Table 5-3 for values).                                                                        |  |  |  |  |
| 11         | FE1           | <i>Field Extend 1</i> . Bit determines whether field from memory is extended with 0s or with the sign bit when loaded into 32-bit general-purpose register. |  |  |  |  |
|            |               | FE1 = 0 - Zero extension<br>FE1 = 1 - Sign extension                                                                                                        |  |  |  |  |
| 12-20      | -             | Reserved                                                                                                                                                    |  |  |  |  |
| 21         | IE            | Interrupt Enable. Master interrupt enable/disable bit.                                                                                                      |  |  |  |  |
|            |               | IE = 0 - AII maskable interrupts disabled<br>IE = 1 - AII maskable interrupts enabled                                                                       |  |  |  |  |
| 22-24      | -             | Reserved                                                                                                                                                    |  |  |  |  |

| Bit<br>No. | Field<br>Name | Function                                                                                                                                                                                                                                                                                                                                                  |
|------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25         | РВХ           | <ul> <li>PixBlt Executing. Indicates upon return from an interrupt that the interrupt occurred between instructions or in the middle of a PIXBLT or FILL instruction.</li> <li>0 = Indicates interrupt occurred at PIXBLT or FILL instruction boundary</li> <li>1 = Indicates interrupt occurred in the middle of a PIXBLT or FILL instruction</li> </ul> |
| 26-27      | _             | Reserved                                                                                                                                                                                                                                                                                                                                                  |
| 28         | V             | Overflow. Set according to instruction execution.                                                                                                                                                                                                                                                                                                         |
| 29         | Z             | Zero. Set according to instruction execution.                                                                                                                                                                                                                                                                                                             |
| 30         | С             | Carry. Set according to instruction execution.                                                                                                                                                                                                                                                                                                            |
| 31         | N             | Negative. Set according to instruction execution.                                                                                                                                                                                                                                                                                                         |

## Table 5-2. Definition of Bits in Status Register (Concluded)

Table 5-3. Decoding of Field-Size Bits in Status Register

| Five FS<br>Bits | Field<br>Size† |
|-----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|
| 00001           | 1              | 01001           | 9              | 10001           | 17             | 11001           | 25             |
| 00010           | 2              | 01010           | 10             | 10010           | 18             | 11010           | 26             |
| 00011           | 3              | 01011           | 11             | 10011           | 19             | 11011           | 27             |
| 00100           | 4              | 01100           | 12             | 10100           | 20             | 11100           | 28             |
| 00101           | 5              | 01101           | 13             | 10101           | 21             | 11101           | 29             |
| 00110           | 6              | 01110           | 14             | 10110           | 22             | 11110           | 30             |
| 00111           | 7              | 01111           | 15             | 10111           | 23             | 11111           | 31             |
| 010 <b>0</b> 0  | 8              | 10000           | 16             | 11000           | 24             | 00000           | 32             |

† In bits

## 5.3 Program Counter

The program counter (PC) is a dedicated 32-bit register that points to the next instruction word to be executed. Instructions are always aligned on even 16-bit word boundaries, and as shown in Figure 5-5, the four LSBs of the PC are always 0s.



Figure 5-5. Program Counter

An instruction consists of one or more instruction words. The first word contains the opcode for the instruction. Additional words may be required for immediate data or absolute addresses. As each instruction word is fetched, the PC is incremented by 16 to point to the next instruction word. The PC contents are replaced during a branch instruction, subroutine call instruction, return instruction, or interrupt. Instructions may be categorized according to their effect on the PC, as indicated in Table 5-4.

| Category                                  | Description                                                                                                                                                                                                                |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Non-branch                                | The PC is incremented by 16 at the end of the instruction,<br>allowing execution to proceed sequentially to the next in-<br>struction.                                                                                     |  |  |  |
| Absolute Branch<br>(TRAP, CALL, JAcc)     | The PC is loaded with an absolute address; the four LSBs of the address are set to 0s.                                                                                                                                     |  |  |  |
| Relative Branch<br>(JRcc, DSJxx)          | The signed displacement (8 or 16 bits) is added to the current contents of the PC. The signed displacement is treated as a word displacement; that is, it is shifted left four bit positions before it is added to the PC. |  |  |  |
| Indirect Branch<br>(JUMP, CALL,<br>EXCPC) | The PC is loaded with the register contents. The four LSBs are set to 0s.                                                                                                                                                  |  |  |  |

| Table 5-4. Instruction Effects on the PC | Table 5-4. | Instruction | Effects | on the | PC |
|------------------------------------------|------------|-------------|---------|--------|----|
|------------------------------------------|------------|-------------|---------|--------|----|

## 5.4 Instruction Cache

Most program execution time is spent on repeated execution of a few main procedures or loops. Program execution can be speeded up by placing these often used code segments in a fast memory. The TMS34010 uses a 256-byte instruction cache for this purpose.

Only memory words that are pointed to by the PC can be accessed from the cache. This includes opcodes, immediate operands, and absolute addresses. Instructions and data may reside in the same area of memory; therefore, data could be copied into the instruction cache. However, the processor cannot access data from the cache. All reads and writes of data in memory bypass the cache.

#### 5.4.1 Cache Hardware

The instruction cache contains 256 bytes of RAM, used to store up to 128 16-bit instruction words. Each instruction word in cache is aligned on an even word boundary. Figure 5-6 illustrates cache organization.



Figure 5-6. TMS34010 Instruction Cache

The cache is divided into four 32-word segments. Each cache segment may contain up to 32 words of a 32-word segment in memory. This memory segment is a block of 32 contiguous words beginning at an even 32-word boundary in memory.

Each cache segment is divided into eight subsegments; each subsegment contains four words. Dividing each segment into subsegments reduces the number of word fetches required from memory when fewer than 32 words of a memory segment are used. Each of the four cache segments is associated with a segment start address (SSA) register. Figure 5-7 shows how an instruction word is partitioned into the components used by the cache control algorithm.



Figure 5-7. Segment Start Address

The 23 bits of the SSA register correspond to the 23 MSBs of the segment's memory address. These 23 MSBs are common to all eight subsegments within a segment. The next three bits (bits 6-8) identify one of the eight subsegments. Bits 4 and 5 identify one of the four words contained in a subsegment. The four LSBs are always 0s because instructions are aligned on word boundaries.

### 5.4.2 Cache Replacement Algorithm

When the TMS34010 requests an instruction word from a segment that is not in the cache, the contents of one of the four cache-resident segments must be discarded to make room for the segment that contains the requested word. A modified form of the least-recently-used (LRU) replacement algorithm is used to select the segment to be discarded.

The LRU segment manager (an element of the cache control logic) maintains an LRU stack to track use of the four segments. The LRU stack contains a queue of segment numbers, 0 through 3. Each time a segment is accessed, its segment number is placed on the top of the stack, pushing the other three segment numbers down by one position. Thus, the number at the top of the LRU stack identifies the most-recently-used segment and the number at the bottom identifies the least-recently-used segment.

When a new segment must be loaded into cache, the least-recently-used segment is discarded. The eight P flags (described in Section 5.4.3) of the selected segment are set to 0s, and the segment's SSA register is loaded with the new segment address. After the requested subsegment has been loaded from memory, its P flag is set to 1, and the requested instruction fetch is allowed to complete.

Following a reset, all P flags in the cache are set to 0 and the four segment numbers in the LRU stack are stored in numerical order (0-3).

### 5.4.3 Cache Operation

When the TMS34010 requests an instruction word, it checks to see if the word is contained in cache. First, it compares the 23 MSBs of the instruction address to the four SSA registers. If a match is found, the processor searches for the appropriate subsegment. A present (P) flag, associated with each subsegment, indicates the presence of a particular subsegment within a cache segment. P=1 indicates that the requested word is in cache; this is called a cache hit. If there is no match, or if there is a match and P=0, the word is not in cache; this is called a cache miss.

#### Cache Hit

The cache contains the requested instruction word. The processor performs the following actions:

- 1) A short access cycle reads the instruction word from cache.
- 2) The segment number is moved to the top of the LRU stack, pushing the other three segment numbers toward the bottom of the stack.
- Cache Miss

The cache does not contain the instruction word. There are two types of cache miss – subsegment miss and segment miss.

**Subsegment Miss**. The 23 MSBs of the instruction word address match one of the four SSA registers' 23 MSBs; that is, the appropriate segment is in the cache. However, the P flag for the requested subsegment is not set. The processor performs the following actions:

- 1) The four-word subsegment containing the requested instruction word is read from local memory into the cache.
- 2) The segment number is moved to the top of the LRU stack, pushing the other three segment numbers toward the bottom of the stack.
- 3) The subsegment's P flag is set.
- 4) The instruction word is read from the cache.

**Segment Miss.** The instruction word address does not match any of the SSA registers. The processor performs the following actions:

- 1) The least-recently-used segment is selected for replacement; the P flags of all eight subsegments are cleared.
- 2) The SSA register for the selected segment is loaded with the 23 MSBs of the address of the requested instruction word.
- 3) The four-word subsegment in memory that contains the requested instruction word is read into the cache. It is placed in the appropriate subsegment of the least-recently-used segment. The subsegment's P flag is set to 1.
- 4) The LRU stack is adjusted by moving the number of the new segment from the bottom (indicating that it is least recently used) to the top (indicating that it is most recently used). This pushes the other three segment numbers in the stack down one position.
- 5) The instruction word is read from the cache.

### 5.4.4 Self-Modifying Code

Avoid using self-modifying code; it can cause unpredictable results. When a program modifies its own instructions, only the copy of the instruction that resides in external memory is affected. Copies of the instructions that reside in cache are not modified, and the internal control logic does not attempt to detect this situation.

#### 5.4.5 Flushing the Cache

Flushing the cache sets it to an initial state which is identical to the state of the cache following reset. The cache is empty and all 32 P flags are set to 0.

The cache is flushed by setting the CF (cache flush) bit in the HSTCTL register to 1. The CF bit retains the last value loaded until a new value is loaded or until the GSP is reset. The contents of the cache remain flushed as long as the CF bit is set to 1. All instruction fetches bypass the cache and are accessed directly from memory.

Unless the cache is disabled, normal cache operation will resume when the CF bit is set to 0.

One use for flushing the cache is to facilitate downloading new code from a host processor to GSP local memory. The host typically halts the GSP during downloading by writing a 1 to the HLT bit in the HSTCTL register. Before allowing the GSP to execute downloaded code, the host should flush the cache as described in Section 5.4.5.

#### 5.4.6 Cache Disable

Disabling the cache facilitates program debugging and emulation. The cache is disabled by setting the CD (cache disable) bit in the CONTROL register to 1. While disabled, the cache is bypassed and all instructions are fetched from external memory.

CD=1 has the same effect as CF=1 with one exception. While CD=1 and CF=0, data already in the cache are protected from change. When the CD bit is set back to 0, the state of the cache prior to setting the CD bit to 1 is restored. The instructions in the cache are once again available for execution. If the contents of the cache become invalid while CD=1, they can be flushed by setting CF to 1.

The CD bit can be manipulated to preserve code in the cache for faster execution in some time-critical applications. For example, if an inner loop just exceeds 256 bytes, most of the loop, but not all of it, can fit in the cache. During execution of the few instructions that are not in the cache, the CD bit can be set to 1 to prevent the code in the cache from being replaced. In this instance, the loop's execution speed is improved by eliminating the thrashing of cache contents. Use this technique carefully; in some cases, it can negatively affect execution speed.

### 5.4.7 Performance with Cache Enabled versus Cache Disabled

When the instruction cache is disabled, instruction words are fetched from external memory. Assuming no wait states are necessary, each instruction fetch from external memory adds 3 machine cycles to the access time. This is considerably slower than a program which uses the cache efficiently (when each word in cache is used several times before it is replaced).

An inefficient use of cache occurs when words in cache are used only once before replacement. This produces a cache miss every fourth word. With the cache enabled, the time penalty due to cache misses in this case is 2.25 machine states per instruction, calculated as follows:

- Eight machine cycles are required to load four words into cache from memory
- An additional machine state is required to process the instruction
- Dividing the total of nine machine states by four instructions yields an average of 2.25 machine states per instruction

Performance using the cache is nearly always better than performance with the cache disabled. The only exception occurs when the code contains so many jumps that only a portion of each subsegment is executed before control is transferred to another subsegment.

## 5.5 Internal Parallelism

Figure 5-8 illustrates the internal data paths associated with TMS34010 processor functions. The TMS34010 has a single, logical memory space for storage of both data and instructions. However, internal parallelism provides the GSP with the benefits found in architectures which contain separate data and instruction storage. The ability to fetch instructions from cache in parallel with data accesses from memory greatly enhances execution speed. Hardware parallelism allows the following three storage areas to be accessed simultaneously:

- Instruction cache
- Dual-ported, general-purpose register files A and B
- External memory



Figure 5-8. Internal Data Paths

Each storage area can also be accessed independently of the other two. This allows the GSP to perform the following actions in parallel during each pair of machine states:

- One external memory cycle
- Two instruction fetches from cache
- Four reads and two writes to the general-purpose register files

The need to schedule conflicting internal operations can limit the GSP's ability to perform these actions in parallel. For example, an instruction which requires the memory controller to perform a read must complete before the next instruction can be executed.

Figure 5-9 illustrates an example of internal parallelism. Figure 5-9 *a* shows three activities occurring in parallel:

- Instructions are fetched from cache.
- Instructions are executed through the general-purpose registers and the ALU.
- The local memory interface controller performs memory accesses.

Figure 5-9 *a* represents execution of the code in Figure 5-9 *b*, which is the inner loop of a graphics routine. The memory controller accesses pixels while the ALU fetches instructions from cache. The memory controller completes a write cycle while execution begins on the next instruction.



Figure 5-9. Parallel Operation of Cache, Execution Unit, and Memory Interface

This page intentionally left blank.

# 6. I/O Registers

The TMS34010 has 28 on-chip I/O registers that control and monitor the following functions:

- Host interface communications
- Local memory interface control
- Interrupt control
- Video timing and screen refresh

This section describes these functions, I/O register addressing, and then provides an alphabetical presentation of the I/O registers:

| Sectio | n P                                   | age |
|--------|---------------------------------------|-----|
| 6.1    | I/O Register Addressing               | 6-2 |
| 6.2    | Latency of Writes to I/O Registers    | 6-3 |
| 6.3    | I/O Registers Summary                 | 6-4 |
|        | Alphabetical Listing of I/O Registers |     |

## 6.1 I/O Register Addressing

TMS34010 I/O registers occupy addresses >C000 0000 to >C000 01FF. These registers can be directly accessed by the GSP; they can also be indirectly accessed by a host processor through the host interface registers. For example, the host processor can indirectly read the contents of the PSIZE register by loading the address >C000 0150 into the HSTADRL and HSTADRH registers, and reading the HSTDATA register. Figure 6-1 illustrates the I/O register memory map.

| >C000     01F0     REFEAT     DRAM Refresh Count       >C000     01E0     DPYAP     Display Address       >C000     01E0     DPYAP     Display Tap Point       >C000     01A0     PMASK     Plane Mask       >C000     0150     PEZE     Pixel Size       >C000     0140     CONVOP     Conversion (Destination Pitch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| >: 5::::     COUNT     Vertical Count       >:::::::::::::::::::::::::::::::::::                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| >COCO     0100     HCOUNT     Horizontal Count       >COCO     0100     DPTAP     Display Tap Point       >COCO     0100     Reserved     Display Tap Point       >COCO     0100     PMASK     Plane Mask       >COCO     0150     PMASK     Plate Size       >COCO     0150     PGZZE     Plate Size       >COCO     0140     CONVOP     Conversion (Destination Pitch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| >C000         C1B/2         DPYTAP         Display Tap Point           >C000         0140         Reserved         Display Tap Point           >C000         0140         Reserved         Display Tap Point           >C000         0140         Reserved         Display Tap Point           >C000         0140         PMASK         Plane Mask           >C000         0140         PCIZE         Pixel Size           >C0000         0140         CONVDP         Conversion (Destination Pitch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| >C000         0 fab         Reserved           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0           0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| Reserved<br>0<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 |   |
| 0 01/0<br>> 14(5 01/0<br>> 01/0 01/0<br>> 01/0 01/0<br>PMASK<br>Plane Mask<br>Plane Mask<br>Plane Size<br>Plane Size<br>Plane Size<br>Plane Size<br>Plane Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| >C000 0150 PGZE Pixel Size<br>>C000 0140 CONVDP Conversion (Destination Pitch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |
| >COOC 0140 CONVDP Conversion (Destination Pitch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 |
| CONVEP Conversion (Source Pitch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| >C000_0120 INTPEND Interrupt Pencing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| >COO(+ O110 INTENE Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| COUD 01.00 HSTCTLH Host Control ( 8 MSR4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| COUC OFFO HETCTLL Host Control ( 8 i 5Bs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| >COOU ODED HETADRH Host A toress (16 MSBs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |
| >COOO OO(") HETADRL Host Address (16 LSBs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |
| HOTOGE 0000 HETDATA Host Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |
| COOC DOBD CONTROL Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| Display Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| 20000 0090 DPYSTRT Display Start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| Display Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| VTOTAL Vertical Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
| COCC DOED VSBLNK Vertical Start Blank                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
| >0000 0050 VEBLNK Vertical End Blank                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| >C000 0040 VEBYINC Vertical End Sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| >C000 0030 HTOTAL Horizontal Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |
| SCOOL 0020 HBBLNK Horizontal Start Blank                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| >COOO 0010 HEBLINK Horizontal End Blank                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |
| >C000 0000 HEBYNC Horizontal End Sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |

Figure 6-1. I/O Register Memory Map

The two MSBs of an I/O register's 32-bit internal address are not output on the TMS34010 pins; however, the address is fully decoded internally. Thus, the two MSBs of a 32-bit address must both be 1s for an address to be recognized as that of an I/O register. When an I/O register is accessed, the accompanying memory cycle (as seen at the TMS34010 pins) is altered so that the row address strobe is output, but the column address strobe is inhibited. This is true whether the access is initiated directly by the GSP or indirectly by a host processor.

An access of any address in the range > C000 0000 to > C000 01FF is decoded as an access of an on-chip register location, and the column address strobe remains inactive high through the cycle. An access of any location outside this range is treated as an access of an external memory location.

All I/O registers, with one exception, are cleared to 0 at reset. The exception is the HLT (halt) bit in the HSTCTL register, which is set depending on the value at the HCS input pin at the end of the reset pulse:

- If HCS is high at reset, the HLT bit is set to 1
- If HCS is low at reset, the HLT bit is set to 0

# 6.2 Latency of Writes to I/O Registers

When an instruction alters the contents of an I/O register, the memory write cycle that modifies the register may not be completed before execution of the next instruction begins. If the second instruction relies on the I/O register value loaded by the first instruction, the second instruction may cause incorrect results. This situation is easily avoided by ensuring that the write to the I/O register is allowed to complete before the I/O register value is used as an implied operand by a subsequent instruction. For example, by immediately following a write to an I/O register with a read of the register, the write is certain to have been completed by the time subsequent instructions begin execution.

Internal to the TMS34010, the memory controller operates semi-autonomously with respect to the execution unit that processes instructions. Parallelism between the execution unit and memory controller may allow a write initiated by an instruction to be completed only after one or more subsequent instructions have been executed. An instruction that alters an I/O register (or any other address in memory) transmits its request for a write cycle to the memory controller. Once the request is accepted, the memory controller is responsible for completing the write cycle; in the meantime, execution of the next instruction can begin.

A field insertion request submitted to the memory controller can take as many as five cycles to complete in the case in which a field of 18 or more bits straddles two word boundaries. This case requires a read-modify-write operation to one word, a write to a second word, and a read-modify-write operation to a third word. Although this would be an unusual way of altering locations in the I/O register file, it represents the theoretical worst case number of memory cycles for a field insertion. Other potential sources of delay to a pending field insertion request include:

- Screen-refresh cycle
- DRAM-refresh cycle
- Host-indirect read or write cycle
- Wait states required for slower memories
- Hold request from an external device

Any uncertainty as to whether a pending write to memory has been completed can be eliminated by making use of the fact that only one field insertion request can be queued at the memory controller at a time. An instruction that requests a second memory access before the earlier field insertion has been completed will be forced to wait. Hence, by following an instruction that alters an I/O register with an instruction that requests a second memory access), the I/O register is certain to have been updated before the second instruction finishes executing.

# 6.3 I/O Registers Summary

Table 6-1 summarizes the I/O registers. Descriptions of the four categories of I/O registers follow the table.

|          | Host Interface Registers |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Register | Address                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| HSTADRH  | >C000 00E0               | Host interface address, high word. Contains the 16 MSBs of a 32-bit pointer address used by a host processor for indirect accesses of TMS34010 local memory.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| HSTADRL  | > C000 00 D0             | Host interface address, low word. Contains the 16 LSBs of a 32-bit pointer address used by a host processor for indirect accesses of TMS34010 local memory.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| HSTCTLH  | >C000 0100               | Host interface control, high byte Contains seven programmable bits that<br>control host interface functions:<br>NMI (bit 8) - Nonmaskable interrupt<br>NMIM (bit 9) - NMI mode bit<br>INCW (bit 11) - Increment pointer address on write<br>INCR (bit 12) - Increment pointer address on read<br>LBL (bit 13) - Lower byte last<br>CF (bit 14) - Cache flush<br>HLT (bit 15) - Halt TMS34010 execution<br>Bits 0 through 7 and 10 are reserved                                                                                                                                               |  |  |  |
| HSTCTLL  | >C000 00F0               | Host interface control, low byte. Contains eight programmable bits that<br>control host interface functions:<br>MSGIN (bits 0-2) - Input message buffer<br>INTIN (bit 3) - Input interrupt bit<br>MSGOUT (bits 4-6) - Output message buffer<br>INTOUT (bit 7) - Output interrupt bit<br>Bits 8 through 15 are reserved                                                                                                                                                                                                                                                                       |  |  |  |
|          |                          | Local Memory Interface Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Register | Address                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| CONTROL  | >C000 00B0               | Memory control.       Contains several parameters that control local memory interface operation:         RM (bit 2)       - DRAM refresh mode         RR (bits 3-4)       - DRAM refresh rate         T (bit 5)       - Transparency enable         W (bits 6-7)       - Window violation detection mode         PBH (bit 8)       - PixBlt horizontal direction         PBV (bit 9)       - PixBlt vertical direction         PPOP (bits 10-14)       - Pixel processing operation select         CD (bit 15)       - Cache disable         Bits 0 and 1 are reserved       - Cache disable |  |  |  |
| CONVDPt  | >C000 0140               | Destination pitch conversion factor. Used during XY to linear conversion of a destination memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| CONVSP   | >C000 0130               | Source pitch conversion factor. Used during XY to linear conversion of a source memory address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |

| Table | 6-1  | 1/0 | Registers | Summary    |
|-------|------|-----|-----------|------------|
| rabie | U-1. | 1/0 | negiscera | Outfinally |

† Implied graphics operands

|                    | Local Memory Interface Registers (Continued) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Register           | Address                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| PMASK†             | >C000 0160                                   | Plane mask register. Selectively enables/disables the various planes i<br>the bit map of a display system in which each pixel is represented b<br>multiple bits.                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| PSIZE <sup>†</sup> | >C000 0150                                   | <i>Pixel size register.</i> Specifies the pixel size (in bits). Possible pixel sizes include 1, 2, 4, 8, and 16 bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| REFCNT             | >C000 01F0                                   | Refresh count register. Generates the addresses output during DRAM<br>refresh cycles and counts the intervals between successive DRAM refresh<br>cycles:<br>RINTVL (bits 2-7) - Specifies the refresh interval<br>ROWADR (bits 8-15) - Row address<br>Bits 0 and 1 are reserved                                                                                                                                                                                                                                                                                       |  |
|                    |                                              | Interrupt Control Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Register           | Address                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| INTENB             | >C000 0110                                   | Interrupt       enable.       Contains       the interrupt       mask       used       to       selectively         enable/disable       the three internal and two external interrupts:       X1E (bit 1)       – External interrupt 1 enable         X2E (bit 2)       – External interrupt 2 enable       –       HIE (bit 9)       – Host interrupt enable         DIE (bit 10)       – Display interrupt enable       WVE (bit 11)       – Window violation interrupt enable         Bits 0, 3 through 8, and 12 through 15 are reserved       -       -       - |  |
| INTPEND            | >C000 0120                                   | Interrupt pending. Indicates which interrupt requests are currently<br>pending:<br>X1P (bit 1) - External interrupt 1 pending<br>X2P (bit 2) - External interrupt 2 pending<br>HIP (bit 9) - Host interrupt pending<br>DIP (bit 10) - Display interrupt pending<br>WVP (bit 11) - Window violation interrupt pending<br>Bits 0, 3 through 8, and 12 through 15 are reserved                                                                                                                                                                                           |  |
|                    | v                                            | ideo Timing and Screen Refresh Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Register           | Address                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| DPYADR             | >C000 01E0                                   | Display address. Counts the number of scan lines output between successive screen refresh cycles and contains the source of the row and co-<br>lumn addresses output during a screen refresh cycle:<br>LNCNT (bits 0-1) - Scan line counter<br>SRFADR (bits 2-15) - Screen refresh address                                                                                                                                                                                                                                                                            |  |
| DPYCTL             | >C000 0080                                   | Display control.       Contains several parameters that control video timing signals:         HSD (bit 0)       - Horizontal sync direction         DUDATE (bits 2-9)       Display address update         ORG (bit 10)       - Screen origin select         SRT (bit 11)       - Shift register transfer enable         DXV (bit 13)       - Disable external video         NIL (bit 14)       - Noninterlaced video enable         ENV (bit 15)       - Enable video                                                                                                |  |
| DPYINT             | >C000 00A0                                   | Display interrupt. Specifies the next scan line that will cause a display interrupt request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |

Table 6-1. I/O Registers Summary (Continued)

† Implied graphics operands

|          | Video Timing and Screen Refresh Registers (Continued) |                                                                                                                                                                                                                                                                                        |  |
|----------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Register | Address                                               | Description                                                                                                                                                                                                                                                                            |  |
| DPYSTRT  | >C000 0090                                            | Display start address. Provides control of the automatic memory-t<br>shift-register cycles necessary to refresh a screen:<br>LCSTRT (bits 0-1) - Specifies the number of scan lines to<br>be displayed between screen refreshes<br>SRSTRT (bits 2-15)- Starting screen-refresh address |  |
| DPYTAP   | >C000 01 B0                                           | Display tap point address. Contains a VRAM tap point address output during shift register transfer cycles.                                                                                                                                                                             |  |
| HCOUNT   | >C000 01C0                                            | Horizontal count. Counts the number of VCLK periods per horizontal scan line.                                                                                                                                                                                                          |  |
| HEBLNK   | >C000 0010                                            | lorizontal end blank. Designates the endpoint for horizontal blanking.                                                                                                                                                                                                                 |  |
| HESYNC   | >C000 0000                                            | Horizontal end sync. Specifies the endpoint of the horizontal sync inter-<br>val.                                                                                                                                                                                                      |  |
| HSBLNK   | >C000 0020                                            | Horizontal start blank. Specifies the starting point of the horizontal blanking interval.                                                                                                                                                                                              |  |
| HTOTAL   | >C000 0030                                            | Horizontal total. Specifies the total number of VCLK periods per horizontal scan line.                                                                                                                                                                                                 |  |
| VCOUNT   | >C000 01 D0                                           | Vertical count. Counts the horizontal scan lines in a video display.                                                                                                                                                                                                                   |  |
| VEBLNK   | >C000 0050                                            | Vertical end blank. Specifies the endpoint of the vertical blanking interval.                                                                                                                                                                                                          |  |
| VESYNC   | >C000 0040                                            | Vertical end sync. Specifies the endpoint of the vertical sync pulse.                                                                                                                                                                                                                  |  |
| VSBLNK   | >C000 0060                                            | Vertical start blank. Specifies the starting point of the vertical blanking interval.                                                                                                                                                                                                  |  |
| VTOTAL   | >C000 0070                                            | Vertical total. Specifies the value of VCOUNT at which the vertical sync pulse begins.                                                                                                                                                                                                 |  |

| Table 6-1. | /O Registers Summary | (Concluded) |
|------------|----------------------|-------------|
|------------|----------------------|-------------|

## 6.3.1 Host Interface Registers

Five I/O registers are dedicated to host interface communications, allowing the TMS34010 to:

- Directly transfer status messages or command information
- Indirectly transfer large blocks of data through local memory
- Receive interrupt requests from a host processor
- Transfer interrupt requests to a host processor

The ability to indirectly transfer large blocks of data makes the host interface extremely flexible. For example, a host can transfer blocks of commands to the GSP, can halt the GSP temporarily to download a new program for the GSP to execute, or can read blocks of graphics data generated by the GSP.

The host interface registers occupy five GSP register locations, and are typically mapped into four consecutive 16-bit locations in the memory or I/O address space of the host processor. The host processor accesses the HSTCTLL and HSTCTLH registers as the eight LSBs and eight MSBs, respectively, of a single location (the HSTCTL register).

The HSTCTL (host control) register controls functions such as the transfer of interrupt requests and 3-bit status codes between a host processor and the TMS34010. These requests are typically used by software to coordinate the transfer of large blocks of data through GSP local memory. The HSTCTL register also allows the host to flush the instruction cache, halt GSP execution, and transmit nonmaskable interrupt requests to the GSP.

The host processor uses the remaining three host interface registers to indirectly access selected data blocks within GSP local memory. The HSTADRL and HSTADRH registers contain a 32-bit address that points to the current word location in memory. The HSTDATA register buffers data transferred to and from the memory under control of the host processor. The host interface can be programmed to automatically increment the address pointer following each transfer, providing the host with rapid access to a block of sequential locations.

### 6.3.2 Local Memory Interface Registers

Six of the I/O registers support local memory interface functions such as:

- Frequency of DRAM refresh cycles
- Type of DRAM refresh cycles
- Pixel size
- Color plane masking
- Various pixel access control parameters

### 6.3.3 Interrupt Interface Registers

Two I/O registers monitor and mask interrupt requests to the TMS34010. These include two external and three internal interrupts. External interrupt requests are transmitted to the GSP via input pins LINT1 and LINT2. The GSP can be programmed to generate an internal interrupt request in response to any of the following conditions:

- Window violation an attempt is made to write a pixel to a location inside or outside a specified window, depending on the selected windowing mode.
- *Host interrupt* the host processor sets the INTIN interrupt request bit in the HSTCTL register.
- Display interrupt the specified line number in a frame is displayed on the monitor.

A nonmaskable interrupt occurs when the host processor sets the NMI bit in the HSTCTL host interface register. Reset is controlled by a dedicated pin.

### 6.3.4 Video Timing and Screen Refresh Registers

Fifteen I/O registers support video timing and screen refresh functions. The TMS34010's on-chip CRT timing generator creates the sync and blanking signals used to drive the CRT monitor in a bit-mapped display system. The timing of these signals can be controlled through the appropriate I/O registers, allowing the GSP to support various screen resolutions and interlaced or noninterlaced video.

The GSP directly supports VRAMs by generating the memory-to-shift-register cycles necessary to refresh the screen of a CRT monitor. Programmable features include the locations in memory to be displayed on the monitor, as well as the number of horizontal scan lines displayed between individual screen-refresh cycles.

The GSP can optionally be programmed to synchronize to externally generated sync signals. This permits GSP-created graphics images to be superimposed upon externally-created images. This external sync mode can also be used to synchronize the video timing of two or more GSP chips in a multiple-GSP display system.

# 6.4 Alphabetical Listing of I/O Registers

The remainder of this section describes the I/O registers individually; they are listed in alphabetical order. Fields within each register are identified and functions associated with each register are discussed.

Bits within I/O registers that are identified as *reserved* are not used by the TMS34010. When read, a reserved bit returns the last value written to it. No control function, however, is affected by this value. All reserved bits are loaded with 0s at reset. A good software practice is to maintain 0s in these bits.

CONTROL

Memory Control Register

| Address | >C000 00B0 |  |
|---------|------------|--|
|         |            |  |

Bit

Assignments

13 12 11 10 9 8 7 6 5 4 3 2 1 0 15 14 PBV PBH т CD PPOP W RR RM reserved

Fields

| Bits  | Name     | Function                          |
|-------|----------|-----------------------------------|
| 0-1   | Reserved | Not used                          |
| 2     | RM       | DRAM refresh mode                 |
| 3-4   | RR       | DRAM refresh rate                 |
| 5     | Т        | Pixel transparency enable         |
| 6-7   | W        | Window violation detection mode   |
| 8     | PBH      | PixBlt horizontal direction       |
| 9     | PBV      | PixBlt vertical direction         |
| 10-14 | PPOP     | Pixel processing operation select |
| 15    | CD       | Instruction cache disable         |

**Description** The CONTROL register contains several control parameters used to configure local memory interface operation.

• RM (DRAM refresh mode select)

The RM bit selects the type of DRAM refresh cycle to be performed. Depending on the value of this bit, the GSP will perform each DRAM-refresh cycle as either a RAS-only cycle or as a CAS-before-RAS cycle. DRAMs and VRAMs that rely on the GSP to generate an 8-bit row address during a refresh cycle will typically use the RAS-only refresh cycle, while those that generate their own 9-bit row address internally will use the CAS-before-RAS refresh cycle.

| RM | Description                          |  |
|----|--------------------------------------|--|
| 0  | Selects RAS-only refresh cycle       |  |
| 1  | Selects CAS-before-RAS refresh cycle |  |

#### • **RR** (*DRAM refresh rate*)

The RR field controls the frequency of DRAM refresh cycles. The GSP automatically generates DRAM refresh cycles at regular intervals. The duration of the interval is specified by the value of RR. If required, DRAM refreshing can be disabled by setting RR to the appropriate value.

The initial value of RR after reset is 00. No DRAM refresh cycles are performed while the GSP RESET signal is active.

| RR | Description                          |  |
|----|--------------------------------------|--|
| 00 | Refresh every 32 local clock periods |  |
| 01 | Refresh every 64 local clock periods |  |
| 10 | Reserved code                        |  |
| 11 | No DRAM refreshing                   |  |

• **T** (*Pixel transparency enable*)

The T bit enables or disables the pixel attribute of transparency. When transparency is enabled, a value of 0 resulting from a pixel operation on source and destination pixels is inhibited from overwriting the destination pixel. In the case of a replace operation, a source pixel value of 0 is inhibited from overwriting the destination pixel. Disabling transparency allows a pixel value of 0 to be written to the destination.

| Т | Effect               |  |
|---|----------------------|--|
| 0 | Disable transparency |  |
| 1 | Enable transparency  |  |

#### • W (Window violation detection mode)

The W field selects the course of action to be taken when a pixel operation will cause a pixel to be written to a location lying either inside or outside the specified window limits. Window checking applies only to attempts to write to pixel locations defined by XY addresses; writes to pixel locations defined by linear memory addresses are not affected. Nonpixel data writes are not affected.

| w  | Description                                                                                                     |  |
|----|-----------------------------------------------------------------------------------------------------------------|--|
| 00 | No pixel writes are inhibited, and no in-<br>terrupt requests are generated                                     |  |
| 01 | Generate interrupt request on attempt to<br>write to pixel lying inside window, and<br>inhibit all pixel writes |  |
| 10 | Generate interrupt request on attempt to write to pixel lying outside window                                    |  |
| 11 | Inhibit pixel writes outside window, but do not request interrupt                                               |  |

A request for a window violation interrupt can occur when W=01 or W=10. The WVP bit in the INTPEND register is set to 1 to indicate that a window violation has occurred. This in turn causes the GSP to be interrupted if the WVE bit in the INTENB register and the status IE bit are set to 1.

#### • **PBH** (*PixBlt horizontal direction control*)

The PBH bit determines the horizontal direction (increasing X or decreasing X) of pixel processing for the following instructions:

- PIXBLT XY,XY
- PIXBLT L,XY
- PIXBLT XY,L
- PIXBLT L,L

| РВН | Effect                                |  |
|-----|---------------------------------------|--|
| 0   | Increment X (move from left to right) |  |
| 1   | Decrement X (move from right to left) |  |

• **PBV** (*PixBlt vertical direction control*)

The PBV bit determines the vertical direction (increasing Y or decreasing Y) of pixel processing for the following instructions:

- PIXBLT XY,XY
- PIXBLT L,XY
- PIXBLT XY,L
- PIXBLT L,L

| PBV  | Effect <sup>†</sup>                     |  |
|------|-----------------------------------------|--|
| 0    | Increment Y (move from top to bottom)   |  |
| 1    | 1 Decrement Y (move from bottom to top) |  |
| Dofe | ult screen origin assumed               |  |

Default screen origin assumed

#### • **PPOP** (*Pixel processing operation select*)

The PPOP field selects the operation to be performed on the source and destination pixels during a pixel operation. The following 16 PPOP codes perform Boolean operations on pixels of 1, 2, 4, 8, and 16 bits.

| PPOP           | Operation                    | Description                                                    |
|----------------|------------------------------|----------------------------------------------------------------|
| 00000<br>00001 | S → D<br>S AND D → D         | Replace destination with source<br>AND source with destination |
| 00010          | $S AND D \rightarrow D$      | AND source with NOT destination                                |
| 00011          | $\overline{0} \rightarrow D$ | Replace destination with 0s                                    |
| 00100          | SORD→D                       | OR source with NOT destination                                 |
| 00101          | S XNOR <u>D</u> → D          | XNOR source with destination                                   |
| 00110          | $\overline{D} \rightarrow D$ | Negate destination                                             |
| 00111          | $S NOR D \rightarrow D$      | NOR source with destination                                    |
| 01000          | SORD→D                       | OR source with destination                                     |
| 01001          | D→D<br>SXORD→D               | No change in destination <sup>†</sup>                          |
| 01010          | $S AND D \rightarrow D$      | XOR source with destination<br>AND NOT source with destination |
| 01100          | J → D                        | Replace destination with 1s                                    |
| 01101          | Sorb→D                       | OR NOT source with destination                                 |
| 01110          | S NAND D $\rightarrow$ D     | NAND source with destination                                   |
| 01111          | $\overline{S} \rightarrow D$ | Replace destination with NOT source                            |

<sup>†</sup> Although the destination array is not changed by this operation, memory cycles still occur.

The following six PPOP codes perform arithmetic operations on 4-, 8-, and 16-bit pixels (but not 1 or 2 bits).

| PPOP                                               | Operation                                                                                                                                                                 | Description                                                                                                                                                                                                |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10000<br>10001<br>10010<br>10011<br>10100<br>10101 | $\begin{array}{c} D+S \rightarrow D\\ ADDS(D,S) \rightarrow D\\ D-S \rightarrow D\\ SUBS(D,S) \rightarrow D\\ MAX(D,S) \rightarrow D\\ MIN(D,S) \rightarrow D\end{array}$ | Add source to destination<br>Add S to D with saturation<br>Subtract source from destination<br>Subtract S from D with saturation<br>Maximum of source and destination<br>Minimum of source and destination |

PPOP codes 10110 through 11111 are reserved.

Standard addition and subtraction allow the result of the operation to ov-However, add-with-saturation and subtract-with-saturation erflow. (ADDS and SUBS) do not allow overflow or underflow. In cases in which addition would allow an overflow, ADDS produces a result whose value is all 1s. In cases in which subtraction would allow an underflow, SUBS produces a result whose value is all 0s.

**CD** (*Cache disable*)

The CD bit selectively enables or disables the instruction cache.

| CD | Effect                    |
|----|---------------------------|
| 0  | Enable instruction cache  |
| 1  | Disable instruction cache |

When the cache is disabled, cache contents (including data, P flags, SSA registers, and so on) remain undisturbed. While the cache remains disabled, all instructions are fetched from memory rather than cache. When the cache is subsequently enabled, its previous state (before it was disabled) is restored. The instructions retained within the cache are once again available for execution.

# CONVDP Destination Pitch Conversion Factor CONVDP

Address > C000 0140Bit Assignments 15 14 13 12 11 10 9 8 7 6 5 3 2 4 1 0 CONVDP

**Description** CONVDP is a full 16-bit register that contains a control parameter used during execution of a pixel operation instruction. CONVDP is used with:

- XY addressing
- Window clipping
- PIXBLTs or FILLS (except for PIXBLT L,L) that process pixels from the bottom of the array to the top (PBV=1)

CONVDP is calculated as the result of an LMO instruction whose input operand is the destination pitch value in register B3 (DPTCH). The following GSP assembly code calculates the CONVDP value.

LMO B3,B0 ; Convert DPTCH value MOVE B0,@CONVDP,0 ; Place result in CONVDP register

In this example, B0 is used as a scratch register. Constant CONVDP has the value > C000 0140, and the size of Field 0 is 16 bits.

GSP internal hardware uses the CONVDP value during XY-to-linear conversion of a destination address. CONVDP is also used for corner adjust operations in the Y direction (when PBV=1). The value contained in the five LSBs of CONVDP should be the 1's complement of  $log_2(DPTCH)$ . When an XY address is specified for the destination, DPTCH must be a power of two; thus,  $log_2(DPTCH)$  is an integer. During XY-to-linear conversion, the product of the Y value and the destination pitch is calculated by shifting Y left by  $log_2(DPTCH)$ .

One instruction, the PIXBLT XY,L instruction, specifies the destination address in linear format but also requires DPTCH to be a power of two. This restriction is necessary when the PBV bit is set to 1.

# CONVSP Source Pitch Conversion Factor CONVSP

| Address            | >C000 0130                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| Bit<br>Assignments | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br>CONVSP                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
| Description        | CONVSP is a full 16-bit register that contains a control parameter used during execution of a pixel operation instruction. CONVSP is used with:                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | • XY addressing                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | • Window clipping                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | • PIXBLTs or FILLS (except for PIXBLT L,L) that process pixels from the bottom of the array to the top (PBV=1)                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | CONVSP is calculated as the result of an LMO instruction whose input operand is the source pitch value in register B1 (SPTCH). The following GSP assembly code calculates the CONVSP value |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | LMO B1,B0 ; Convert SPTCH value<br>MOVE B0,@CONVSP ; Place result in CONVSP register                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | In this example, B0 is used as a scratch register. Constant CONVSP has the value $>$ C000 0130, and the size of Field 0 is 16 bits.                                                        |  |  |  |  |  |  |  |  |  |  |  |  |
|                    | GSP internal hardware uses the CONVSP value during XY-to-linear con-<br>version of a source address. CONVSP is also used for corner ajust oper-                                            |  |  |  |  |  |  |  |  |  |  |  |  |

version of a source address. CONVSP value during XY-to-linear conations in the Y direction (when PBV=1). The value contained in the five LSBs of CONVSP should be the 1's complement of log<sub>2</sub>(SPTCH). When an XY address is specified for the source, SPTCH must be a power of two; thus, log<sub>2</sub>(SPTCH) is an integer. During XY-to-linear conversion, the product of the Y value and the source pitch is calculated by shifting Y left by log<sub>2</sub>(SPTCH).

Two instructions that specify the source address in linear format also require SPTCH to be a power of two. This is necessary when window preclipping is required during execution of either of the following instructions:

- PIXBLT B,XY
- PIXBLT L,XY

It is also necessary when either of these two instructions is executed and the PBV bit in the CONTROL register is set to 1. If PBV=0 and window clipping is disabled, or if window clipping is enabled but the specified array does not require preclipping in the Y dimension, CONVSP is not used, and SPTCH is not required to be a power of two. DPYADR

Display Address Register

| Address            | >C00   | 0 01 E | )  |                   |          |   |      |       |   |   |          |    |     |   |   |
|--------------------|--------|--------|----|-------------------|----------|---|------|-------|---|---|----------|----|-----|---|---|
| Bit<br>Assignments | 15 1   | 4 13   | 12 | 11                | 10       | 9 | 8    | 7     | 6 | 5 | 4        | 3  | 2   | 1 | 0 |
|                    | SRFADR |        |    |                   |          |   |      |       |   |   |          | LN | CNT |   |   |
| Fields             | Bits   | Na     | me |                   | <u> </u> |   | Fund | ction |   |   | <u> </u> | ٦  |     |   |   |
|                    | 0-1    | LNC    | NT | Scan line counter |          |   |      |       |   |   |          | 7  |     |   |   |

**Description** The 16-bit DPYADR register contains two separate counters that control the generation of screen-refresh cycles. A screen-refresh cycle transfers the video data for a new scan line to the shift registers of the VRAMs.

Screen refresh address

• LNCNT (Scan line counter)

SRFADR

2-15

LNCNT counts the number of scan lines output to the screen between successive screen-refresh cycles. Providing explicit control over the line count permits the implementation of systems that do not reload the VRAMs' internal shift register on every horizontal scan line. The two-bit LNCNT field is loaded from the two-bit LCSTRT field of the DPYSTRT register at the end of each screen-refresh cycle. The value loaded determines whether the next screen-refresh cycle occurs after 1, 2, 3 or 4 scan lines:

- When LCSTRT = 0, a screen refresh occurs after every line.
- When LCSTRT = 1, 2 or 3, a screen-refresh cycle occurs after every 2, 3 or 4 lines, respectively.
- **SRFADR** (Screen refresh address)

SRFADR is the source of the row and column addresses output during a screen-refresh cycle. The 14 bits of SRFADR are output as logical address bits 10–23 during screen-refresh cycles. During row address time, DPYADR4-DPYADR15 are output on LAD12-LAD23, and 0s are output on the remaining LAD pins (except as modified by the contents of the DPYTAP register). During column address time, DPYADR2-DPYADR6 are output on LAD6-LAD10 and 0s are output on the remaining LAD lines. Following the completion of each screen-refresh cycle, the value in SRFADR is decremented by the amount indicated in the DUDATE field of the DPYCTL register.

The following diagrams illustrate the mapping of bits to LAD0-LAD15 from

1) The logical address as seen by the programmer

and

2) The bits of the DPYADR register

DPYADR

The bits of a 32-bit logical address are numbered 0 to 31, beginning with the LSB. The 14 MSBs of DPYADR, shown in the diagram below, are output as logical address bits 10-23 during a screen-refresh cycle. DPYADR2 corresponds to logical address bit 10, DPYADR3 corresponds to logical address bit 11, and so on.



The next diagram shows the mapping of logical addresses to LADO-LAD15 during the row and column address times of the cycle. The symbol *xx* indicates status information output with the row and column addresses.

| LAD Pin No.:                    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7_ | 6  | 5  | 4_ | 3  | 2  | 1  | 0  |       |                   |
|---------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------------------|
| Logical Row<br>Address Bits:    | XX | 26 | 25 | 24 | 23 | 22 | 21 | 10 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | l     | Row<br>> Address  |
| Corresponding<br>EP-ADP Bits:   |    |    |    |    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | Į     | Time              |
| Logical Column<br>Address Bits: | xx | xx | 29 | 28 | 27 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | $\Pi$ | Column            |
| Corresponding<br>DP+ADR_Bits:   |    |    |    |    | 7  | 6  | 5  | 4  | 3  | 2  |    |    |    |    |    |    | ſ     | > Address<br>Time |

A board designer must select eight consecutive address lines from LADO-LAD11 to connect to the multiplexed address inputs of the VRAMs. For example, by selecting the eight lines LAD2-LAD9, bits 14-21 of the logical address become the row address bits output to the RAMs, and bits 6-13 of the logical address become the column address bits. This means that during a screen-refresh cycle, bits 6-13 of DPYADR become the row address bits output to the RAMs, and bits 4-5 of DPYADR become the two MSBs of the tap point address.

# DPYCTL

**Display Control Register** 

DPYCTL

Address >C000 0080

Rit

Assignments 15 14 13 12 11 10 9 8 7 6 5 3 2 0 4 1 ENV NIL DXV SRE SRT ORG DUDATE Res I-ISD

Fields

| Bits | Name     | Function                       |   |
|------|----------|--------------------------------|---|
| 0    | HSD      | Horizontal sync direction      |   |
| 1    | Reserved | Not used                       |   |
| 2-9  | DUDATE   | Display address update         |   |
| 10   | ORG      | Screen origin select           | ٦ |
| 11   | SRT      | Shift register transfer enable | 7 |
| 12   | SRE      | Screen refresh enable          |   |
| 13   | DXV      | Disable external video         |   |
| 14   | NIL      | Noninterlaced video enable     |   |
| 15   | ENV      | Enable video                   |   |

Description The DPYCTL register contains several parameters that control video timing signals and shift-register transfer cycles using VRAMs.

> **HSD** (*Horizontal sync direction*) .

> > The HSD bit controls the direction (input or output) of the HSYNC (horizontal sync) pin when the GSP is in external video mode (DXV=0). If HSD=0, HSYNC is configured as an input, the same as  $\overline{VSYNC}$ . In this case, the on-chip horizontal sync interval begins when either:

> > The start of the external horizontal sync pulse input at the HSYNC pin is detected,

or

\_ HCOUNT = HTOTAL.

whichever condition occurs first.

VSYNC and HSYNC are configured as inputs or outputs according to the values of the HSD and DXV bits:

| HSD | DXV | HSYNC     | VSYNC  |  |  |  |  |
|-----|-----|-----------|--------|--|--|--|--|
| 0   | 0   | Input     | Input  |  |  |  |  |
| 0   | 1   | Output    | Output |  |  |  |  |
| 1   | 0   | Output    | Input  |  |  |  |  |
| 1   | 1   | Undefined |        |  |  |  |  |

When  $\overline{\text{VSYNC}}$  and  $\overline{\text{HSYNC}}$  are both configured as inputs, the on-chip vertical sync interval begins when any of the following conditions occur:

 The start of the external vertical sync pulse input at the VSYNC pin is detected,

or

 VCOUNT=VTOTAL, and the start of the horizontal sync pulse input at the HSYNC pin is detected,

or

VCOUNT=VTOTAL and HCOUNT=HTOTAL.

When VSYNC is an input and HSYNC is an output, the vertical sync interval begins when either the first or third of the listed conditions occurs.

#### • **DUDATE** (*Display update amount*)

The DUDATE field indicates the amount by which the SRFADR field in the DPYADR register is incremented (if ORG=0) or decremented (ORG=1) following completion of each memory-to-shift-register cycle used to refresh the screen. DUDATE is loaded with a value containing seven 0s and a single 1. The 1 indicates the bit position at which DPYADR is to be incremented (or decremented if ORG=1).

| DUDATE            | Increment<br>Size |
|-------------------|-------------------|
| 00000000          | 0                 |
| 0000001           | 1 1               |
| 0000010           | 2                 |
| 00000100          | 4                 |
| 00001000          | 8                 |
| 00010000          | 16                |
| 00100000          | 32                |
| 0100 <b>0</b> 000 | 64                |
| 1000000           | 128               |

The increment size is undefined when more than one bit in the DUDATE field is a 1. When interlaced scan mode is enabled, SRFADR is incremented/decremented by half the value indicated in DUDATE at the start of a vertical blanking interval preceding the start of an odd field, just after DPYADR2-DPYADR15 have been loaded from DPYSTRT2-DPYSTRT15.

For noninterlaced scanning, DUDATE is programmed to increment the screen address by one scan line. For interlaced scanning, DUDATE is programmed to increment the screen address by two scan lines. Larger increments are typically not used since screen-refresh cycles do not occur more often than once per active scan line. In special applications, however, the value of DUDATE can be adjusted to achieve video effects such as vertical zoom in and zoom out. (Horizontal zoom must be implemented in the external shift register logic).

#### • ORG (Screen origin select)

The ORG bit controls the origin of the screen coordinate system.

| ORG | Effect                                                         |  |  |  |  |  |
|-----|----------------------------------------------------------------|--|--|--|--|--|
| 0   | XY coordinate origin located in upper<br>left corner of screen |  |  |  |  |  |
| 1   | XY coordinate origin located in lower left corner of screen    |  |  |  |  |  |

If ORG=0 then DPYADR is updated by being incremented by the value in the DUDATE field. If ORG=1 then DPYADR is updated by being decremented by the value in the DUDATE field. Unless explicitly stated otherwise, the discussion in this document assumes that the default origin (ORG=0) is used.

#### • **SRT** (*Shift-register-transfer enable*)

The SRT bit enables conversion of an ordinary pixel access into a shift-register-transfer cycle.

| SRT | Effect                                                                        |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0   | Pixel access cycles occur normally                                            |  |  |  |  |  |  |
| 1   | Pixel access cycles are converted into<br>VRAM shift-register-transfer cycles |  |  |  |  |  |  |

The TMS34010 instruction set includes several instructions (DRAV, PIXT, LINE, FILL, and PIXBLT) that operate specifically on pixels. By default, SRT=0 and memory accesses performed during accesses of pixel data are the usual memory read and write cycles. When SRT=1, however, accesses of pixel data are converted to shift-register-transfer cycles:

- A pixel read cycle is converted to a memory-to-shift-register cycle
- A pixel write cycle is converted to a shift-register-to-memory cycle

This shift-register-transfer cycle is performed under explicit program control, as opposed to the screen-refresh cycles enabled by the SRE bit, which are automatically generated at regular intervals.

Uses of the SRT bit include bulk initialization of the entire VRAM array: the entire screen can be cleared to a specified background color in only 256 memory cycles. (All VRAMs do not support this capability.) Only pixel accesses are affected by the state of the SRT bit. Instruction fetches and non-pixel data accesses are not altered in any way.

• **SRE** (Screen-refresh enable)

The SRE bit enables automatic screen refreshing. Screen refreshes are performed by means of the VRAM memory-to-shift-register cycles which the GSP performs automatically during selected horizontal blanking intervals. The frequency of screen-refresh cycles and the generation of the addresses output during these cycles are programmed by means of the DPYSTRT and DPYCTL registers.

| SRE | Effect                 |  |  |  |  |
|-----|------------------------|--|--|--|--|
| 0   | Disable screen refresh |  |  |  |  |
| 1   | Enable screen refresh  |  |  |  |  |

#### • **DXV** (*Disable external video*)

The DXV bit selects between internally generated or externally generated video timing.

| DXV | Effect                                    |
|-----|-------------------------------------------|
| 0   | Selects external video source             |
| 1   | Selects internally generated video timing |

When DXV=0, the GSP video timing circuitry is programmed to lock onto an external video source. The  $\overrightarrow{VSYNC}$  pin is configured as an input and is connected to an external vertical sync signal. If HSD=0,  $\overrightarrow{HSYNC}$  is also configured as an input and is connected to an external horizontal sync signal.

When DXV=1, the GSP generates its own video timing, according to the values loaded into the video timing registers. The HSYNC and  $\overrightarrow{VSYNC}$  pins are configured as outputs, and provide the horizontal and vertical sync signals required to drive the video monitor.

• NIL (Noninterlaced video enable)

The NIL bit selects between an interlaced or a noninterlaced display. The video timing signals output by the GSP are modified according to this selection. The timing differences between interlaced and noninterlaced displays are described in Section 9.

| NIL | Effect                             |
|-----|------------------------------------|
| 0   | Selects interlaced video timing    |
| 1   | Selects noninterlaced video timing |

#### • ENV (Enable video)

The ENV bit enables or disables the video display. The display remains blanked when ENV=0. During this time, the signal output at the  $\overline{BLANK}$  pin is forced to remain at its active-low level throughout the frame, and setting of the DIP (display interrupt) bit in the INTPEND register is inhibited. (If DIP is already set at the time the ENV is changed from 1 to 0, DIP remains set until explicitly cleared.) When ENV=1, the video display is enabled. The  $\overline{BLANK}$  output signal is controlled according to the parameters contained in the video timing registers, and the DIP bit becomes set when the condition VCOUNT = DPYINT occurs.

| ENV | Effect              |
|-----|---------------------|
| 0   | Blank entire screen |
| 1   | Enable video        |

DPYINT

**Display Interrupt Register** 

DPYINT

Address > C000 00A0

Bit Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 DPYINT

**Description** The DPYINT register designates the next scan line at which a display interrupt will be requested. This register facilitates the coordination of software activity with the refreshing of selected horizontal lines on the screen of a video monitor.

The contents of DPYINT are compared to the VCOUNT register. When VCOUNT = DPYINT, a display interrupt is requested and the DIP bit in the INTPEND register is set to 1. This coincides with the start of the horizontal blanking interval that marks the end of the line designated by the value contained in DPYINT.

For split-screen applications, a new value can be loaded into the DPYADR register immediately following detection of the 0-to-1 transition of DIP. The new DPYADR value will not affect the line that immediately follows the end of the current horizontal blanking interval, but will affect the next line. The details of this timing are as follows. A screen-refresh cycle may be scheduled to occur at the start of the same horizontal blanking interval during which DIP becomes set. At the end of the screen-refresh cycle, the screen-refresh address in the DPYADR register will be automatically incremented. Requests for screen-refresh cycles have a higher priority than reauests for cycles initiated by the on-chip processor. Hence, if the processor loads a new value into DPYADR immediately following detection of DIP's transition from 0 to 1, the value will become the address used for the next screen-refresh cycle, which cannot occur before the next horizontal blanking interval. Between the time that DIP becomes set to 1 and the completion of the next screen-refresh cycle at least one full scan line later, the DPYADR register is guaranteed not to be incremented. Its contents will change during this interval only if it is loaded with a new value under explicit program control. The display interrupt is disabled when the ENV bit in the DPYCTL register is 0.

# DPYSTRT Display Start Address Register

DPYSTRT

| Address            | >C00 | 0 0       | 090  |    |        |        |          |      |   |   |        |   |   |   |   |   |
|--------------------|------|-----------|------|----|--------|--------|----------|------|---|---|--------|---|---|---|---|---|
| Bit<br>Assignments | 15 1 | 4         | 13   | 12 | 11     | 10     | 9        | 8    | 7 | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
|                    |      |           |      |    | SRSTRT |        |          |      |   |   | LCSTRT |   |   |   |   |   |
|                    |      | -r        |      |    |        |        |          |      |   |   |        |   | 7 |   |   |   |
| Fields             | Bits | Bits Name |      |    |        |        | Function |      |   |   |        |   |   |   |   |   |
|                    | 0-1  | L         | CSTI | 31 | Sta    | arting | line c   | ount |   |   |        |   | 7 |   |   |   |

**Description** The DPYSTRT register contains two parameters that control the automatic memory-to-shift-register cycles necessary to refresh the screen.

Starting screen-refresh address

#### • LCSTRT (Starting line count)

SESTET

2-15

LCSTRT is a two-bit code designating the number of scan lines to be displayed between screen refreshes.

| LCSTRT<br>Value | Scan Lines<br>Between<br>Refresh<br>Cycles |
|-----------------|--------------------------------------------|
| 0 0             | 1                                          |
| 0 1             | 2                                          |
| 1 0             | 3                                          |
| 1 1             | 4                                          |

LCSTRT is loaded into the LNCNT field of the DPYADR register at the end of each screen-refresh cycle. LCSTRT is also loaded into LNCNT at the start of the last horizontal blanking interval preceding the first active scan line of a new frame.

#### • **SRSTRT** (Starting screen-refresh address)

The 14-bit SRSTRT field contains the starting address loaded into the DPYADR register at the start of each frame. Its value identifies the start of the region of the graphics bit map to be displayed on the screen. SRSTRT is loaded into the SRFADR field of the DPYADR register at the beginning of each vertical blanking interval. (Loading occurs coincides with the start of the horizontal blanking interval at the end of the last active scan line in the frame.)

The sense of the SRSTRT value depends on the value of the ORG (origin select) bit in the DPYCTL register. When ORG=0, SRSTRT is loaded with the **1's complement** of the starting address. When ORG=1, SRSTRT is loaded with the unmodified starting address. Regardless of the value of the ORG bit, the starting address points to the location in memory of the first pixel output to the screen during each frame. For a typical CRT display, the first pixel of each frame is output to the top left corner of the screen. Refer to the description of the DPYADR register for more information on the generation of screen-refresh addresses.

# DPYTAP Display Tap Point Address Register DPYTAP

|  | Address | >C000 01B0 |
|--|---------|------------|
|--|---------|------------|

Bit

Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Reserved DPYTAP

**Fields** 

| Bits Name |          | Function                  |
|-----------|----------|---------------------------|
| 0-13      | DPYTAP   | Display tap point address |
| 14-15     | Reserved | Not used                  |

**Description** The DPYTAP register contains a VRAM tap point address output during a screen-refresh (memory-to-shift-register) cycle. (The contents of DPYTAP are not output during a shift-register transfer initiated under program control while the SRT bit in the DPYCTL register is set to 1.) During a screen-refresh cycle, the 16 bits of the DPYTAP register are logical ORed with the value output at the LAD0–LAD15 pins during the column address time. DPYTAP bit 0 is ORed with LAD0, DPYTAP bit 1 is ORed with LAD1, and so on. This means that the column address output during the cycle is the OR of bits 2–7 of DPYADR and bits 0–15 of DPYTAP.

One application of the DPYTAP register is to permit horizontal panning of the screen over a frame buffer that is wider than the screen. A DPYTAP value of 0 locates the screen at its leftmost position within the frame buffer. Incrementing DPYTAP causes the display to pan to the right through the frame buffer.

DPYTAP is typically used to alter (set to a value other than all 0s) only those column address bits of the SRFADR field of DPYADR that are never incremented. For instance, given a VRAM that requires an 8-bit column address, assume that SRFADR alternately sets the two MSBs of the column address to 00, 01, 10, and 11. In this case, DPYTAP should contain 1s only in the bit positions corresponding to the six LSBs of the column address.

HCOUNT

Horizontal Count Register

Address > C000 01 C0

Bit

Assignme

| ents | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|      |    |    |    |    |    |    |   | нсо | UNT |   |   |   |   |   |   |   |

**Description** The HCOUNT register is a 16-bit counter used in the generation of the horizontal sync and blanking signals. HCOUNT is incremented on the falling edge of the video input clock, and is used to count the number of video clock periods per horizontal scan line. To generate horizontal sync and blanking signals, the value of HCOUNT is compared to the value of the four horizontal timing registers: HESYNC, HEBLNK, HSBLNK, and HTOTAL. When external sync mode is disabled and the value in HCOUNT = HTO-TAL, HCOUNT is reset to 0 on the next VCLK falling edge and the HSYNC output is driven active low. HCOUNT is also reset to 0 if the external sync mode is enabled and the input signal HSYNC is driven low.

Two separate, asynchronous elements of the GSP logic can access the HCOUNT register:

- The internal processor, which runs synchronously to local clocks LCLK1 and LCLK2, can access HCOUNT as an I/O register.
- The video timing control logic, which runs synchronously to the video clock VCLK, increments and clears HCOUNT in generating the sync and blanking signals.

No synchronization between these two subsystems is provided, and HCOUNT can only be reliably read or written to while VCLK is held at the logic-high level. HCOUNT is typically not read or written to except during chip test.

Horizontal End Blank Register HEBLNK HEBLNK Address >C000 0010 Bit Assignments 9 5 3 2 1 15 14 13 12 11 10 8 7 6 4 0 HEBLNK

**Description** The HEBLNK register is used during the generation of the blanking signal output to the video monitor. The 16-bit value loaded into HEBLNK is compared to HCOUNT, and designates the point at which the horizontal blanking interval ends. The blanking signal output at the BLANK pin is a composite of the internal horizontal and vertical blanking signals. When the value in HCOUNT = HEBLNK, the BLANK output is driven inactive high unless vertical blanking is currently active. Most video monitors require HEBLNK to be set to a value that is less than the value in HSBLNK, but greater than the value in HESYNC.

# HESYNC Horizontal End Sync Register HESYNC

Address >C000 0000 Bit Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 HESYNC

**Description** The HESYNC register is used during generation of the horizontal sync signal output to the video monitor. The 16-bit value loaded into HESYNC determines the point at which the horizontal sync pulse ends. When the value in HCOUNT = HESYNC, the signal output from the HSYNC pin is driven inactive high to signal the end of the horizontal sync interval. Typical monitors require that HESYNC be set to a value less than the value contained in the HEBLNK register. (However, the HESYNC value is not *required* to be less than the HEBLNK value.) The minimum value of HESYNC is 0.

When external video is enabled and the  $\overrightarrow{\text{HSYNC}}$  pin is configured as an input, HESYNC should be loaded with a value that ensures that the condition HCOUNT = HESYNC occurs after the external  $\overrightarrow{\text{HSYNC}}$  signal has gone inactive-high, but before  $\overrightarrow{\text{HSYNC}}$  goes active low again. For example, a good HESYNC value might be the average of the values in HEBLNK and HSBLNK.

HSBLNK Horizontal Start Blank Register HSBLNK

Address > C000 0020

Bit

Assignm

| nents | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|       |    |    |    |    |    |    |   | HSB | LNK |   |   |   |   |   |   |   |

**Description** The HSBLNK register is used during generation of the blanking signal output to the video monitor. The 16-bit value in HSBLNK is compared to HCOUNT, and designates the point at which the horizontal blanking interval begins. The blanking signal output at the BLANK pin is a composite of the internal horizontal and vertical blanking signals. When the condition HCOUNT = HSBLNK occurs, the BLANK output is driven from its inactive-high level to its active-low level (unless it is already low due to vertical blanking being active).

Several internal events coincide with the start of horizontal blanking. First, when a screen-refresh cycle is programmed to occur during a particular horizontal scan line, a request for the cycle is sent to the memory controller at the beginning of the horizontal blanking interval that occurs at the end of the line. Second, if a display interrupt request is programmed to occur during a particular horizontal scan line, the request is generated at the start of horizontal blanking. Typical monitors require that HSBLNK be set to a value that is less than the value in HTOTAL, but greater than the value in HEBLNK.

| HSTADRH            | Host Interface Register,<br>High Word HSTADRH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address            | >C000 00E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bit<br>Assignments | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br>HSTADRH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description        | The HSTADRH register contains the 16 MSBs of a 32-bit pointer address;<br>the 16 LSBs are contained in HSTADRL. The contents of HSTADRL and<br>HSTADRH are concatenated to form a single 32-bit address during an in-<br>direct access by a host processor. The pointer address can be accessed by<br>both the host processor and the GSP. The host accesses the pointer ad-<br>dress through two 16-bit host interface registers that are mapped into the<br>host's memory or I/O address space.<br>The four LSBs of the 32-bit pointer address are forced to 0 to point to an<br>even word boundary in memory. If the address pointer is incremented past |
|                    | the largest word address in memory, it will wrap around to the lowest ad-<br>dress (all 0s).<br>When you use the HSTADRH and HSTADRL registers to read data indi-<br>rectly from the host, be sure that you access them in the correct order. If<br>LBL=0, HSTADRH should be written last. If LBL=1, HSTADRL should<br>be written last.                                                                                                                                                                                                                                                                                                                     |
|                    | Note:<br>When the TMS34010's on-chip processor writes to HSTADRH or<br>HSTADRL, the referenced data is <b>not</b> automatically read into<br>HSTDATA. The host must perform one of two operations to read the<br>referenced data:                                                                                                                                                                                                                                                                                                                                                                                                                           |

- 1) If INCR=0, the host processor reads the HSTDATA register twice. The second read provides valid data.
- 2) If INCR=1 or is unknown, the host processor reads and then writes the HSTADRH register (if LBL=0), or the HSTADRL register (if LBL=1). The HSTDATA register then contains valid data. If LBL is unknown, both HSTADRH and HSTADRL may be read and then written to make HSTDATA valid.

# HSTADRL

Address > C000 00 D0

Bit

Δ

| Assignments | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|---|-----|------|---|---|---|---|---|---|---|
|             |    |    | ·  |    |    |    |   | HST | ADRL |   |   |   |   |   |   |   |

The HSTADRL register contains the 16 LSBs of a 32-bit pointer address; Description the 16 MSBs are contained in HSTADRH. The contents of HSTADRL and HSTADRH are concatenated to form a single 32-bit address during an indirect access by a host processor. The pointer address can be accessed by both the host processor and the GSP. The host accesses the pointer address through two 16-bit host interface registers that are mapped into the host's memory or I/O address space.

> The four LSBs of the 32-bit pointer address are forced to 0 to point to an even word boundary in memory. If the address pointer is incremented past the largest word address in memory, it will wrap around to the lowest address (all Os).

> When you use the HSTADRH and HSTADRL registers to read data indirectly from the host, be sure that you access them in the correct order. If LBL=0, HSTADRH should be written last. If LBL=1, HSTADRL should be written last.

#### Note:

When the TMS34010's on-chip processor writes to HSTADRH or HSTADRL, the referenced data is not automatically read into HSTDATA. The host must perform one of two operations to read the referenced data:

- If INCR=0, the host processor reads the HSTDATA register twice. 1) The second read provides valid data.
- 2) If INCR=1 or is unknown, the host processor reads and then writes the HSTADRH register (if LBL=0), or the HSTADRL register (if LBL=1). The HSTDATA register then contains valid data. If LBL is unknown, both HSTADRH and HSTADRL may be read and then written to make HSTDATA valid.

**HSTCTLH** 

## Host Interface Control Register, High Byte

**HSTCTLH** 

Address > C000 0100

Bit

Assignments

15 10 9 8 6 5 3 14 13 12 11 7 4 2 1 0 HLT CF LBL INCW INCE . . . MIM NMI Repair 1

Fields

| Bits | Name     | Function                           |
|------|----------|------------------------------------|
| 0-7  | Reserved | Not used                           |
| 8    | NMI      | Nonmaskable interrupt              |
| 9    | NMIM     | Mode bit for NMI                   |
| 10   | Reserved | Not used                           |
| 11   | INCW     | Increment pointer address on write |
| 12   | INCR     | Increment pointer address on read  |
| 13   | LBL      | Lower byte last                    |
| 14   | CF       | Cache flush                        |
| 15   | HLT      | Halt GSP processing                |

**Description** The HSTCTLH register contains seven programmable bits used to control host interface communications. A host processor can access the control bits in the HSTCTLL and HSTCTLH registers as a single host interface register, HSTCTL. The bits of the host interface's HSTCTL register are mapped into two separate I/O register locations in the GSP's memory map, HSTCTLL and HSTCTLH, to allow the GSP to alter the bits in one location without affecting the bits in the other.

The HSTCTLH bits can be both written to and read by both the host processor and the GSP. Unpredictable results will occur if the GSP and host simultaneously write different values to the HSTCTLH bits. Typically only the host alters the bits in HSTCTLH.

• **NMI** (Nonmaskable interrupt, host to GSP)

The nonmaskable interrupt allows the host processor to redirect the execution flow of GSP processing to an NMI routine, regardless of the current state of the interrupt mask flags. The host writes a 1 to the NMI bit to send a nonmaskable interrupt request to the GSP. The interrupt request cannot be disabled, and will always be executed (unless the GSP is reset before it can complete interrupt execution). The interrupt is initiated immediately upon NMI becoming set (at the time the current instruction completes execution, or in the case of a pixel array instruction, at the next interruptible point in the instruction). Once the interrupt is taken, internal logic automatically clears the NMI bit to 0.

One use of the NMI is to generate a soft reset after the host downloads new program code into GSP memory. Following execution of a nonmaskable interrupt, screen-refresh and DRAM-refresh functions continue unaffected. The contents of internal registers other than the HSTCTL register are not altered by the interrupt, although they can be modified by the NMI service routine.

#### • **NMIM** (*Nonmaskable interrupt mode*)

The NMI mode bit determines whether or not the context of the interrupted program is saved when a nonmaskable interrupt occurs. When NMIM=0, the context is saved on the system stack before the NMI service routine is executed. When NMIM=1, the context is discarded when the NMI service routine is executed.

The NMIM=0 mode supports applications such as single stepping of instructions where the status and PC must be preserved between consecutive nonmaskable interrupts. When NMIM=1, a nonmaskable interrupt can be used to simulate a hardware reset in software (using the NMI vector). Saving the context may be of no benefit if either:

- Control is never to be returned to the interrupt program
- or
- The integrity of the stack pointer is suspect.

The nonmaskable interrupt does not cause the I/O registers to be reset. Consequently, if an NMI is used to simulate a hardware reset, the I/O registers should be reset by software within the NMI service routine.

| NMI | NMIM | Effect                         |
|-----|------|--------------------------------|
| 0   | 0    | No effect                      |
| 0   | 1    | Undefined                      |
| 1   | 0    | NMI (save context on stack)    |
| 1   | 1    | NMI (discard previous context) |

• **CF** (*Cache flush*)

While CF is set to 1, the contents of the instruction cache are flushed. All four P (present) flags in the cache control logic remain forced to 0 as long as CF remains 1. When CF=1, the cache is disabled; instruction words are fetched from local memory one at a time as they are needed for execution by the GSP. Normal cache operation resumes when CF is set to 0, assuming the CD bit in the CONTROL register is also 0. When the value of CF is changed from 1 to 0, the cache begins operation in the same initial state as that which immediately follows reset.

One use of the CF bit is during downloads of new software from the host processor to GSP local memory. By setting CF to 1 and then to 0 again, the host processor forces the GSP to begin to load new instructions into the cache from memory rather than continue execution of stale instructions already contained in the cache. A 0 must be loaded into CF for normal cache operation to resume.

| CF | Effect                  |
|----|-------------------------|
| 0  | No effect               |
| 1  | Flush and disable cache |

#### **LBL** (Lower byte last)

The LBL bit specifies whether an indirect access of GSP memory, initiated by a host register access, begins when the upper or lower byte of the register is accessed by the host processor.

LBL is provided to accommodate host processors with 8-bit data paths. An 8-bit processor must access a 16-bit GSP host interface register as a series of two 8-bit bytes. Processors which access the lower byte (bits 0-7) first and the upper byte (bits 8-15) second should typically set LBL to 0, and those that access bytes in the opposite sequence should set LBL to 1.

When LBL is 0, a local bus cycle is initiated if

The host writes to the upper byte of HSTADRH,

or

The host reads from or writes to the upper byte of HSTDATA

If LBL is 1, a local bus cycle is initiated if

The host accesses the lower byte of HSTDATA

or

- The host writes to the lower byte of HSTADRL

With this capability, the GSP chip is capable of automatically resolving so called "Little-Endian/Big-Endian" byte addressing incompatibilities between various processors, and promotes software transparency between 8and 16-bit versions of the same processor architecture (such as the 8088 and 8086).

| LBL | Effect                                                                                                             |
|-----|--------------------------------------------------------------------------------------------------------------------|
| 0   | Initiate 16-bit local bus cycle on host access of upper byte of HSTDATA, or on load of upper byte of HSTADRH       |
| 1   | Initlate 16-bit local bus cycle on host access of<br>lower byte of HSTDATA, or on load of lower byte<br>of HSTADRL |

• **INCR** (Increment address before local read)

The INCR bit controls whether or not the 32-bit address pointer contained in the HSTADRL and HSTADRH registers is incremented before each read.

| INCR | Effect                                                                       |
|------|------------------------------------------------------------------------------|
| 0    | Do not increment address pointer before read cy-<br>cle on local memory bus. |
| 1    | Increment address pointer before read cycle on<br>local memory bus.          |

When INCR=1, the 32-bit address contained in registers HSTADRL and HSTADRH is incremented by 16 before being used for the next read of the GSP memory. This means that HSTDATA is updated to the contents of the next sequential word in the local memory in preparation for the next anticipated read of HSTDATA by the host processor. A local read cycle also occurs when the host loads a new address into the HSTADRL and HSTADRH registers, but the address is not incremented in this case. When incrementing is enabled, repeated reads of the HSTDATA register by the host result in a series of adjacent words in GSP memory being read; otherwise, the same memory word is read each time. Regardless of the value of the INCR bit, each time HSTDATA is read by the host, a new word is automatically read into HSTDATA from the GSP's memory.

#### • **INCW** (Increment address after local write)

The INCW bit controls whether or not the 32-bit address pointer contained in the HSTADRL and HSTADRH registers is incremented after each write.

| INCW | Effect                                                                     |
|------|----------------------------------------------------------------------------|
| 0    | Do not increment address pointer after write cycle<br>on local memory bus. |
| 1    | Increment address pointer after write cycle on lo-<br>cal memory bus.      |

When INCW=1, the 32-bit address contained in registers HSTADRL and HSTADRH is incremented by 16 after being used as the memory write address. When incrementing is enabled, repeated writes to the HSTDATA register by the host cause a series of adjacent words in GSP memory to be modified; otherwise, the same memory word is modified repeatedly. Regardless of the value of the INCW bit, each time HSTDATA is written to by the host, a new cycle is initiated to write the contents of HSTDATA to the GSP's memory.

#### • **HLT** (Halt GSP program execution)

When the HLT bit is set to 1, the GSP suspends instruction processing at the next instruction boundary. Once halted, the GSP does **not** respond to interrupt requests (including NMI). Local memory refresh and video timing functions continue unaffected while the GSP is halted. When HLT is again set to 0, the GSP continues execution.

The state of the HLT bit immediately following reset is determined by the state of the HCS pin at the time of the low-to-high transition of RESET. If HCS is low, HLT is set to 0, and the GSP is enabled to begin executing its reset routine. If HCS is high, the HLT bit is set to 1, and the GSP is halted. Both the host processor and GSP can write to the HLT bit; this means the GSP can halt itself by loading a 1 into HLT.

| HLT | Effect                         |
|-----|--------------------------------|
| 0   | Allow GSP to run               |
| 1   | Halt GSP instruction execution |

| HSTCTLL            |     | Ho    | ost I | nte  |      | ce (<br>.ow |       |       | ol R       | eg | iste | er, |           | HS | STC  | TLL |
|--------------------|-----|-------|-------|------|------|-------------|-------|-------|------------|----|------|-----|-----------|----|------|-----|
| Address            | >C0 | 000 ( | 00F0  |      |      |             |       |       |            |    |      |     |           |    |      |     |
| Bit<br>Assignments | 15  | 14    | 13    | 12   | 11   | 10          | 9     | 8     | 7          | 6  | 5    | 4   | 3         | 2  | 1    | 0   |
|                    |     |       |       | Rese | rvød |             |       |       | INT<br>Out | M  | SGO  | UT  | INT<br>In |    | MSGI | N   |
| Fields             | Bit | s     | Nam   | e    |      |             | -     | Fun   | ction      |    |      | -   | ٦         |    |      |     |
|                    | 0-2 | 2     | MSGI  | N    | Inp  | ut me       | ssage | e buf | fer        |    |      |     |           |    |      |     |
|                    | 3   | 20    | INTIN |      | Inp  | ut inte     | errup | t bit |            |    |      |     |           |    |      |     |
|                    | 4-( | 6     | MSGC  | UT   | Ou   | tput m      | essa  | ge bi | Iffer      |    |      |     |           |    |      |     |
|                    | 7   |       | INTOL | Л    | Ou   | tput in     | terru | pt bi | t          |    |      |     |           |    |      |     |

**Description** The HSTCTLL register contains eight programmable bits used to control host interface communications. A host processor can access the control bits in the HSTCTLL and HSTCTLH registers as a single host interface register, HSTCTL. The bits of the host interface's HSTCTL register are mapped into two separate I/O register locations in the GSP's memory map, HSTCTLL and HSTCTLH, to allow the GSP to alter the bits in one location without affecting the bits in the other.

Not used

The HSTCTLH bits can be read by both the host processor and the GSP. The following restrictions apply to writes:

- The MSGOUT field can be modified only by the GSP.
- The MSGIN field can be modified only by the host.
- The host can write a 1 to the INTIN bit, but writing a 0 has no effect.
- The GSP can write a 0 to the INTIN bit, but writing a 1 has no effect.
- The GSP can write a 1 to the INTOUT bit, but writing a 0 has no effect.
- The host can write a 0 to the INTOUT bit, but writing a 1 has no effect.

Internal arbitration logic permits the GSP and host processor to access HSTCTLL at the same time without hazard. Synchronization of asynchronous signals at the host interface pins is performed internally.

• **MSGIN** (*Message in, host to GSP*)

8-15

Reserved

The MSGIN field buffers a 3-bit interrupt message to the GSP from the host. The MSGIN field can be both written to and read by the host, but only read by the GSP. The MSGIN field typically contains a command or status code from the host, which is read by the GSP in response to a host-generated interrupt (INTIN=1). The meaning of this code is defined in the software of the host and GSP.

#### • **INTIN** (Interrupt in, host to GSP)

The INTIN bit controls the interrupt request to the GSP from the host. To generate an interrupt request, the host processor loads a 1 to INTIN. The GSP deactivates the request by loading a 0 to INTIN. An attempt by the host to load a 0 to INTIN has no effect. Similarly, an attempt by the GSP to load a 1 to INTIN has no effect. A read-only copy of the INTIN bit is available as the HIP bit in the INTPEND register. The HIP bit faithfully represents the state of the INTIN bit at all times.

| INTIN | Effect                        |  |  |  |  |  |  |  |  |
|-------|-------------------------------|--|--|--|--|--|--|--|--|
| 0     | No interrupt request to GSP   |  |  |  |  |  |  |  |  |
| 1     | Send interrupt request to GSP |  |  |  |  |  |  |  |  |

#### • **MSGOUT** (*Message out, GSP to host*)

The MSGOUT field buffers a 3-bit interrupt message to the host from the GSP. The MSGOUT field can be both written to and read by the GSP, but only read by the host. The MSGOUT field permits an interrupt request generated by means of the INTOUT bit to be qualified by an additional command or status code, the meaning of which is defined in the software of the host and GSP.

#### • **INTOUT** (Interrupt out, GSP to host)

The INTOUT bit controls the interrupt request to the host processor from the GSP. An interrupt request is transmitted to the host by means of an active-low level on the  $\overline{F}$ ,  $\overline{f}$  pin. When INTOUT is 1,  $\overline{HINT}$  is driven active low; when INTOUT is 0,  $\overline{HINT}$  is driven inactive high. The GSP activates the interrupt request by loading a 1 to INTOUT, and the host deactivates the interrupt request by loading a 0 to INTOUT. An attempt by the GSP to load a 0 to INTOUT has no effect. Similarly, an attempt by the host to load a 1 to INTOUT has no effect.

| INTOUT | Effect                         |  |  |  |  |  |  |  |
|--------|--------------------------------|--|--|--|--|--|--|--|
| 0      | No interrupt request to host   |  |  |  |  |  |  |  |
| 1      | Send interrupt request to host |  |  |  |  |  |  |  |

| <u>HSTDATA</u>     |     | ł   | los           | <u>t In</u> | ter | face   | e D | ata | Re   | <u>gis</u> | ter |          | ł | <u> 181</u> | <u>'D</u> A | TA |
|--------------------|-----|-----|---------------|-------------|-----|--------|-----|-----|------|------------|-----|----------|---|-------------|-------------|----|
| Address            | >C( | 000 | 0 <b>0</b> 00 |             |     |        |     |     |      |            |     |          |   |             |             |    |
| Bit<br>Assignments | 15  | 14  | 13            | 12          | 11  | 10     | 9   | 8   | 7    | 6          | 5   | 4        | 3 | 2           | 1           | 0  |
|                    |     |     |               |             |     |        |     | HST | DATA |            |     |          |   |             |             |    |
| Description        |     |     |               |             | •   | r buff |     |     |      |            |     | <u> </u> |   |             |             |    |

between GSP local memory and a host processor. HSTDATA can be accessed by the GSP at address > C000 00C0. It is one of the four 16-bit registers that can be accessed by the host register through the TMS34010 host interface. HSTDATA is typically accessed by the host rather than the GSP. Using the HSTDATA register, the host can either read the GSP's memory or write to it. The host initiates the indirect access through the host interface using the 32-bit pointer address in the HSTADRL and HSTADRH registers. During each indirect access, a 16-bit word is transferred between the HSTDATA register and GSP memory. The host processor can access the contents of the HSTDATA register in one 16-bit data transfer or two 8-bit transfers. When the TMS34010's on-chip processor reads from or writes to HSTDATA, no automatic read or write cycle takes place between HSTDATA and the memory word pointed to by HSTADRL and HSTADRH. HTOTAL

Horizontal Total Register

**HTOTAL** 

Address > C000 0030

Bit

Assignment

| ents | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|      |    |    |    |    |    |    |   | нтс | TAL |   |   |   |   |   |   |   |

**Description** The HTOTAL register is used during generation of the horizontal sync signal output to the video monitor from the GSP. It determines the duration of each horizontal scan line on the screen in terms of the number of VCLK (video clock) periods. The contents of HTOTAL are compared with the horizontal count in HCOUNT to determine the point at which the horizontal sync pulse begins, which also represents the beginning of a new scan line. HCOUNT counts from 0 to the value contained in HTOTAL. When HCOUNT = HTOTAL, the HSYNC output is driven active low on the next falling edge of the VCLK signal, and HCOUNT is reset to 0 on the same clock edge.

HTOTAL is loaded with a 16-bit value greater than that contained in HSBLNK, but less than or equal to 65535. In interlaced scan mode, the value in HTOTAL should be an odd number (LSB=1) to achieve equal spacing between adjacent scan lines. The total number of VCLK video clocks in each horizontal scan line is calculated as HTOTAL + 1. When external sync mode is enabled (DXV=0) and HSYNC is configured as an input (HSD=0), HTOTAL should be loaded with a value greater than the value of HCOUNT at the point at which the external sync pulse is expected. If the external sync pulse does not occur, HCOUNT will be reset when HCOUNT = HTOTAL.

### INTENB

Interrupt Enable Register

| Address | >C000 0110 |
|---------|------------|
|         |            |

Bit

Assignments

15 14 13 12 11 10 9 8 7 6 5 Δ 3 2 1 0 Received WE DIE HIT Reserved X2E X1E Ret

Fields

| Bits  | Name     | Function                          |
|-------|----------|-----------------------------------|
| 0     | Reserved | Not used                          |
| 1     | X1E      | External interrupt 1 enable       |
| 2     | X2E      | External interrupt 2 enable       |
| 3-8   | Reserved | Not used                          |
| 9     | HIE      | Host interrupt enable             |
| 10    | DIE      | Display interrupt enable          |
| 11    | WVE      | Window-violation interrupt enable |
| 12-15 | Reserved | Not used                          |

**Description** The INTENB register contains the interrupt mask used to selectively enable the three internally and two externally generated interrupt requests. The following interrupts are enabled by the INTENB register:

- External interrupts 1 and 2 are generated by active-low signals on the input pins LINT1 and LINT2, respectively.
- The host interrupt is generated when the host processor sets the IN-TIN bit in the HSTCTL register to 1.
- The display interrupt is generated when the vertical count in the VCOUNT register reaches the value contained in the DPYINT register.
- The window-violation interrupt is caused by an attempt to write a pixel to a region of the bit map lying outside the limits of the currently-defined window.

The status register contains a global interrupt enable bit, IE. The INTENB register contains individual interrupt enable bits associated with each of the interrupts (X1E, X2E, HIE, DIE, and WVE). Interrupts are enabled through a combination of setting the IE bit and the appropriate bit in the INTENB register. When IE=0, all interrupts are disabled regardless of the values of the bits in the INTENB register. When IE=1, each interrupt is enabled or disabled according to the corresponding enable bit in the INTENB register (1 enables the interrupt, 0 disables it).

### INTPEND In

## Interrupt Pending Register

Address > C000 0120

Bit Assignments

7 5 3 2 0 15 14 13 12 11 10 9 8 6 4 1 Received .VVP DIP HI (2P X1F Recent R55

Fields

| Bits                    | Name     | Function                           |  |  |
|-------------------------|----------|------------------------------------|--|--|
| 0                       | Reserved | Not used                           |  |  |
| 1                       | X1P      | External interrupt 1 pending       |  |  |
| 2                       | X2P      | External interrupt 2 pending       |  |  |
| 3-8                     | Reserved | Not used                           |  |  |
| 9                       | HIP      | Host interrupt pending             |  |  |
| 10                      | DIP      | Display interrupt pending          |  |  |
| 11                      | WVP      | Window-violation interrupt pending |  |  |
| 15-12 Reserved Not used |          |                                    |  |  |

**Description** The INTPEND register indicates which interrupt requests are currently pending. INTPEND's six active bits indicate the status of the following interrupts:

- External interrupts 1 and 2 are generated by active-low signals on the input pins <u>LINT1</u> and <u>LINT2</u>, respectively.
- The host interrupt request is generated when the host processor sets the INTIN bit in the HSTCTL register to 1.
- The display interrupt request is generated when the vertical count in the VCOUNT register reaches the value contained in the DPYINT register.
- The window-violation interrupt request is caused by an attempt to write a pixel to a region of the bit map lying inside or outside the limits of the currently-defined window, depending on the selected windowing mode.

The individual pending bits in the INTPEND register reflect the status of interrupt requests. The interrupt is requested if the corresponding pending bit is 1. There is no request if the pending bit is 0. The status of each interrupt request is reflected in the INTPEND register regardless of whether the interrupt is enabled or not; this allows the GSP to poll interrupts.

The X1E and X2E bits of INTPEND are read only. They reflect the input levels on the LINT1 and LINT2 pins, and are not affected when the INTPEND register is written to. If an external interrupt is disabled, the interrupt request is ignored, even though the corresponding pending flag in INTPEND is set. The interrupt will be taken by the GSP only if the external request is maintained at the corresponding interrupt request pin until the interrupt is again enabled.

### INTPEND

The DIP and WVP bits in the INTPEND register reflect the status of interrupt requests generated by conditions internal to the GSP. These two bits are implemented as latches. Once set, DIP or WVP will remain set until a 0 is written to it (or the GSP is reset). Writing a 1 to either of these bits has no effect at any time. While an internal interrupt is disabled, the interrupt request is ignored, even though the corresponding pending flag in INT-PEND is set. If the interrupt is subsequently enabled while the interrupt pending flag remains set (because of a prior interrupt request) then the interrupt will be taken by the GSP.

The HIP bit in the INTPEND register is a read-only bit that always displays the current contents of the INTIN bit in the HSTCTL register. Writing to the INTPEND register has no effect on the HIP bit. A host interrupt request is generated when the host processor writes a 1 to the INTIN bit of the HSTCTL register. The GSP clears the interrupt request by writing a 0 to the INTIN bit. Address >C000 0160

Bit

Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 PMASK

**Description** The PMASK register selectively enables or disables various planes in the bit map of a display system in which each pixel is represented by multiple bits. PMASK contains a 16-bit value that determines which bits of each pixel can be modified during execution of a DRAV, PIXT, FILL, LINE, or PIXBLT instruction. Via the PMASK register, the programmer specifies which bits within each pixel are protected (mask bit=1) and not protected (mask bit=0) from modification. During a pixel write operation, the 0s in the plane mask represent bit positions within the destination pixel that are to be modified by the pixel operation. The 1s in the plane mask represent bit positions in the destination pixel that are protected from modification.

The organization of a display memory is sometimes described in terms of bit planes. If the pixel size is four bits, for example, and the bits in each pixel are numbered from 0 to 3, the display memory is said to be composed of four bit planes, numbered from 0 to 3. Plane 0 contains all the bits numbered 0 from all the pixels, plane 1 contains all the bits numbered 1 from all the pixels, and so on. A 4-bit mask is constructed such that bit 0 of the mask enables (if 0) or disables (if 1) writes to the bits in plane 0, mask bit 1 enables or disables writes to plane 1, and so on.

The plane mask for a 4-bit pixel is four bits; the plane mask for an 8-bit pixel is eight bits; and so on. The plane mask must be replicated throughout the 16 bits of the PMASK register. For example, with four bits per pixel, the PMASK register is loaded with four identical copies of the corresponding 4-bit plane mask, as indicated below.

|       | 15 * | 12 11 | 87 | 4    | 3    | 0 |
|-------|------|-------|----|------|------|---|
| PMASK | MASK | MASK  |    | MASK | MASK |   |

With a pixel size of eight bits, the corresponding 8-bit plane mask is replicated twice – once in bits 0–7 of PMASK, and again in bits 8–15. In general, all 16 bits of the register are used, and a mask for a pixel size of less than 16 bits must be duplicated n times, where n is 16 divided by the pixel size.

The individual bits of the PMASK register are associated with the corresponding bits of the 16-bit local data bus (data are in fact multiplexed over the same LAD0-LAD15 pins as addresses). PMASK register bit 0 is associated with bit 0 of the data bus (the bit transferred on LAD0), PMASK bit 1 is associated with bit 1 of the data bus, and so on. In general, if PMASK bit *n* is a 0, then bit *n* of the data bus is enabled by the mask; if PMASK bit *n* is a 1, bit *n* is disabled by the mask. Plane masking is effectively disabled (allowing all bits of each pixel to be modified) by loading all 0s into the PMASK register. This is the default state of PMASK following reset.

To maintain upward compatibility with future versions of the GSP, software drivers should tread the PMASK register as a 32-bit register beginning at address >C000 0160. In other words, software should write the plane mask value not only to the 16-bit word at address >C000 0160, but also to the word at >C000 0170. Writing the second word will have no effect on the TMS34010, but will ensure software compatibility with future graphics processors which may extend the PMASK register from 16 to 32 bits.

PSIZE

**Pixel Size Register** 

**PSIZE** 

Address > C000 0150

 Bit
 Assignments
 15
 14
 13
 12
 11
 10
 9
 8
 7
 6
 5
 4
 3
 2
 1
 0

 PSIZE

**Description** The PSIZE register is used to specify the pixel size in bits. If the pixel size is four, for example, PSIZE is loaded with the value four. If the pixel size is eight, PSIZE is loaded with the value eight, and so on. All 16 bits of the PSIZE register can be written to or read. Legal pixel sizes are 1, 2, 4, 8, and 16 bits; any other value of PSIZE is undefined.

| PSIZE | Pixel Size    |
|-------|---------------|
| >0001 | 1 bit/pixel   |
| >0002 | 2 bits/pixel  |
| >0004 | 4 bits/pixel  |
| >0008 | 8 bits/pixel  |
| >0010 | 16 bits/pixel |

### REFCNT

**Refresh Count Register** 

REFCNT

| Address            | >C0 | 00 0 | 1F0    |     |      |         |   |     |       |   |     |     |   |   |     |       |
|--------------------|-----|------|--------|-----|------|---------|---|-----|-------|---|-----|-----|---|---|-----|-------|
| Bit<br>Assignments | 15  | 14   | 13     | 12  | 11   | 10      | 9 | 8   | 7     | 6 | 5   | 4   | 3 | 2 | 1   | 0     |
|                    |     | -    |        | ROW | VADR |         |   |     | ]     |   | RIN | TVL | - |   | Res | erved |
| Fields             | Bit | ts   | Nan    | ne  |      | ~~      |   | Fun | ction |   |     |     | 1 |   |     |       |
|                    | 0-  | 1    | Reserv | ved | No   | ot used | 1 |     |       |   |     |     |   |   |     |       |

**Description** The REFCNT register generates the addresses output during DRAM refresh cycles and counts the intervals between successive DRAM refresh cycles.

Refresh interval

Row address

RINTVL

ROWADR

2-7

DRAMs require periodic refreshing to retain their data. The GSP automatically generates DRAM refresh cycles at regular intervals. The interval between refresh cycles is programmable. The DRAM refresh mode is selected by loading the appropriate value to the two-bit RR (refresh rate) field in the CONTROL register. DRAM refreshing can be disabled in systems that do not require it. The modes are defined as follows.

| RR | Description                             |
|----|-----------------------------------------|
| 00 | Refresh every 32<br>local clock periods |
| 01 | Refresh every 64<br>local clock periods |
| 10 | Reserved for future expansion           |
| 11 | No DRAM refreshing                      |

At reset, the RR field is set to the initial value 00. During the time that the reset signal to the GSP is active, no DRAM-refresh cycles are performed.

Bits 2–15 of REFCNT form a continuous binary counter. Bits 2–7 form the RINTVL field, which counts the intervals between successive requests for DRAM-refresh cycles. When RR=01, the RINTVL field is incremented by 1 every local clock cycle; that is, the register is incremented at bit 2. This means that RINTVL overflows into ROWADR (a carry ripples from bit 7 to bit 8 of REFCNT) every 64 local clock cycles. The overflow has two effects:

- ROWADR is incremented by 1.
- A request for a DRAM-refresh cycle is sent to the memory control logic.

When RR=00, the RINTVL field is incremented by 2 every local clock period. This means that a DRAM-refresh cycle is generated every 32 local clock periods, twice the rate that results when RR=01. When RR=11, DRAM refreshing is disabled and no DRAM-refresh cycles occur.

During a DRAM-refresh cycle, the row address output to memory is taken from the 8-bit ROWADR field of REFCNT. Specifically, bits 8–15 of REFCNT are output on LAD0-LAD7. REFCNT bits 8–14 are simultaneously output on LAD8-LAD14. (The  $\overline{RF}$  bus status signal is output as a low level on LAD15.) This means that the 8-bit row address needed to refresh a DRAM can be taken from any eight adjacent LAD pins in the range LAD0-LAD14. Note that as ROWADR counts from 0 to 255, the refresh addresses output at the selected eight LAD pins will sequence through all 256 values in the range 0 to 255, though not necessarily in the same order as ROWADR. VCOUNT

Address > C000 01 D0Bit Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 VCOUNT

**Description** The VCOUNT register is a 16-bit counter used during generation of the vertical sync and blanking signals. VCOUNT counts the horizontal lines in the video display, incrementing at the same clock edge at which HCOUNT is internally reset to 0. This causes the falling edges of HSYNC and VSYNC to coincide.

In order to generate vertical sync and blanking signals, the value of VCOUNT is compared to the value of the four vertical timing registers, VESYNC, VEBLNK, VSBLNK, and VTOTAL. When HCOUNT = HTOTAL and VCOUNT = VTOTAL at the same time, VCOUNT is reset to 0 on the next VCLK falling edge and the VSYNC output is driven active low.

If interlaced scan mode is enabled and the current field is *even*, and if VCOUNT = VTOTAL and HCOUNT = HTOTAL/2, then VCOUNT is reset to 0 and  $\overrightarrow{VSYNC}$  goes low (HCOUNT is not reset until it reaches the value HCOUNT = HTOTAL). When external sync mode is enabled, VCOUNT is reset to 0 when the  $\overrightarrow{VSYNC}$  input signal goes active low.

A display interrupt request is generated when VCOUNT = DPYINT. This can be used to coordinate software activity with the refreshing of selected lines on the screen.

Two separate, asynchronous elements of the GSP internal logic can access VCOUNT:

- The internal processor, which runs synchronously to local clocks LCLK1 and LCLK2, can access VCOUNT as an I/O register.
- The video timing control logic, which runs synchronously to the video clock VCLK, increments and clears VCOUNT in the course of generating the sync and blanking signals.

No synchronization between these two subsystems is provided, and VCOUNT can only be reliably read or written while VCLK is held at the logic-high level. VCOUNT is typically not read or written to except during chip test.

VEBLNK

Address > C000 0050

Bit

Assignments 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 VEBLNK

**Description** VEBLNK is a video timing register that designates the time at which the vertical blanking interval ends. The 16-bit value contained in VEBLNK is compared to VCOUNT to determine when to end the vertical blanking interval. The vertical blanking interval ends when the following conditions are satisfied:

- VCOUNT = VEBLNK
- HCOUNT = HTOTAL

The end of the vertical blanking interval coincides with the start of the horizontal sync, occurring at a time when the internal horizontal blanking signal is active. The blanking signal output from the BLANK pin is a composite of the horizontal and vertical blanking signals generated internally, and will not reach its inactive-high level until both internal blanking signals have become inactive.

When external video is enabled (DXV=0) and the HSYNC pin is configured as an input (HSD=0), the vertical blanking interval ends when the following conditions are satisfied:

- VCOUNT = VEBLNK
- The leading edge of the external horizontal sync pulse is detected

The beginning of the sync pulse is seen as a high-to-low transition at the HSYNC pin.

Typical video monitors require VEBLNK to be set to a value less than the value in VSBLNK, and greater than the value in VESYNC.

VESYNC

~

Vertical End Sync Register

Address > C000 0040

| Bit<br>Assignments | 15 | 14     | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|--------------------|----|--------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|--|
|                    |    | VESYNC |    |    |    |    |   |   |   |   |   |   |   |   |   |   |  |

**Description** VESYNC is a video timing register that designates the time at which the vertical sync pulse ends. The 16-bit value contained in VESYNC is compared to VCOUNT to determine when to end the vertical sync pulse. The sync pulse ends when the following conditions are satisfied:

- VCOUNT = VESYNC
- HCOUNT = HTOTAL

The VSYNC output is driven inactive high to signal the end of the vertical sync interval.

When interlaced mode is enabled and the next vertical field is odd,  $\overline{VSYNC}$  is driven high when VCOUNT = VESYNC and HCOUNT = HTOTAL/2.

Typical video monitors require VESYNC to be set to a value less than the value contained in the VEBLNK register; the minimum value of VESYNC is 0.

When external sync mode is enabled (DXV=0), the end of the external vertical sync pulse is detected as a low-to-high transition at the  $\overline{VSYNC}$  pin, which is configured as an input. VESYNC should be loaded with a value greater than the value in VCOUNT at the point at which the external  $\overline{VSYNC}$  input signal should go inactive high, but lower than the value in VCOUNT when the external  $\overline{VSYNC}$  should again become active low. For example, VESYNC could be loaded with the sum of the values in VEBLNK and VSBLNK divided by two.

VSBLNK

Vertical Start Blank Register

VSBLNK

Address > C000 0060

Bit

Assignmen

| nents | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----|----|----|----|----|----|---|-----|-----|---|---|---|---|---|---|---|
|       |    |    |    |    |    |    |   | VSB | LNK |   |   |   |   |   |   |   |

**Description** VSBLNK is a video timing register that designates the time at which the vertical blanking interval starts. The 16-bit value contained in VSBLNK is compared to VCOUNT to determine when to start the vertical blanking interval. The vertical blanking interval starts when the following conditions are satisfied:

- VCOUNT = VSBLNK
- HCOUNT = HTOTAL

The start of the vertical blanking interval coincides with the start of the horizontal sync, occurring at a time when the internal horizontal blanking signal is active. The blanking signal output from the BLANK pin is a composite of the horizontal and vertical blanking signals generated internally, and reaches its active-low level when either or both internal blanking signals are active.

When external video is enabled (DXV=0) and the  $\overline{\text{HSYNC}}$  pin is configured as an input (HSD=0), the vertical blanking interval starts when the following conditions are satisfied:

- VCOUNT = VSBLNK
- The leading edge of the external horizontal sync pulse is detected

The beginning of the horizontal sync pulse is seen as a high-to-low transition at the HSYNC pin.

VSBLNK should be set to a value less than the value in VTOTAL, and greater than the value in VEBLNK.

**VTOTAL** 

Vertical Total Register

Address >C000 0070 Bit 3 5 4 2 0 Assignments 15 14 13 12 11 10 9 8 7 6 1 VTOTAL

**Description** VTOTAL contains a 16-bit value that designates the value of VCOUNT at which the vertical sync pulse begins. The contents of VTOTAL are compared to VCOUNT to determine when to start the vertical sync pulse. Vertical sync begins when the following two conditions are satisfied:

- VCOUNT = VTOTAL
- HCOUNT = HTOTAL

These conditions cause HCOUNT to begin counting from 0 again.

The VSYNC output is driven active low to signal the start of the vertical sync interval. The high-to-low transitions of  $\overrightarrow{VSYNC}$  and  $\overrightarrow{HSYNC}$  occur at the same clock edge.

When interlaced mode is enabled and the next vertical field is odd,  $\overline{VSYNC}$  is driven low when VCOUNT = VESYNC and HCOUNT = HTOTAL/2. The total number of horizontal lines in each vertical field is calculated as VTO-TAL + 1. In interlaced mode the total number of horizontal lines in both fields of the vertical frame is calculated as 2×VTOTAL-1.

When external video is enabled (DXV=0), the  $\overline{VSYNC}$  pin is configured as an input rather than an output. The high-to-low transition of  $\overline{VSYNC}$  is recognized as the beginning of the vertical sync pulse, unless the condition VCOUNT = VTOTAL and the start of horizontal sync are detected first. VTOTAL should be loaded with a value at least as large as the value of VCOUNT at which the external sync pulse should begin. Should the external sync pulse not occur, VCOUNT will be reset one VCLK period after the conditions VCOUNT = VTOTAL and HCOUNT = HTOTAL occur.

VTOTAL should be set to a value greater than the value in VSBLNK. The maximum value that can be loaded into VTOTAL is 65535.

This page intentionally left blank.

# 7. Graphics Operations

This section provides an overview of the graphics drawing capabilities of the TMS34010. Topics in this section include:

| Sectio | n                             | Page |
|--------|-------------------------------|------|
| 7.1    | Graphics Operations Overview  | 7-2  |
| 7.2    | Pixel Block Transfers         |      |
| 7.3    | Pixel Transfers               |      |
| 7.4    | Incremental Algorithm Support | 7-10 |
| 7.5    | Transparency                  |      |
| 7.6    | Plane Masking                 | 7-12 |
| 7.7    | Pixel Processing              | 7-15 |
| 7.8    | Boolean Processing Examples   | 7-17 |
| 7.9    | Multiple-Bit Pixel Operations |      |
| 7.10   | Window Checking               | 7-25 |

## 7.1 Graphics Operations Overview

The TMS34010 instruction set provides several fundamental graphics drawing operations:

- The PIXBLT and FILL instructions manipulate two-dimensional arrays of pixels.
- The LINE instruction implements the fast inner loop of the Bresenham algorithm for drawing lines.
- The DRAV (draw and advance) instruction draws a pixel and increments the pixel address by a specified amount. This function supports the implementation of incremental algorithms for drawing circles, ellipses, arcs, and other curves.
- The PIXT (pixel transfer) instruction transfers individual pixels from one location to another.

The PIXBLT instruction plays an important role in rapidly drawing highquality, bit-mapped text. In particular, the PIXBLT B,XY and PIXBLT B,L instructions expand character patterns stored as bit maps (at one bit per pixel) into color or gray-scale characters of 1, 2, 4, 8 or 16 bits per pixel. This allows character shape information to be stored independently of attributes such as color and intensity, providing greater storage efficiency.

The TMS34010 provides several methods for processing the values of the source and destination pixels before the result is written to the destination. These operations include:

- Boolean and arithmetic pixel processing operations for combining source pixels with destination pixels.
- A plane mask which specifies which bits within pixels can be altered during pixel operations.
- Transparency, an option which permits objects written onto the screen to have transparent regions through which the background is visible.

Pixel processing, plane masking and transparency can be used simultaneously. These operations on pixel values can be used in combination with any of the pixel drawing instructions listed above. The arithmetic operations are especially important in displays that use multiple bits per pixel to encode color or intensity information. For example, the MAX and MIN operations allow two objects with antialiased edges to be smoothly merged into a single image. The TMS34010 has features such as automatic window checking to support windowed graphics environments. Three window-checking modes are provided:

- Clipping a figure to fit a rectangular window.
- Requesting an interrupt on an attempt to write to a pixel *outside* of a window.
- Requesting an interrupt on an attempt to write to a pixel *inside* of a window.

The last of these modes can be used to identify screen objects that are pointed to by a cursor. The window checking modes can be used with any of the pixel drawing instructions that use XY addressing. Window checking is optional and can be turned off.

The TMS34010 provides further support for windowed environments by rapidly detecting the following conditions:

- Whether a *point* lies inside or outside a rectangular window.
- Whether a *line* lies entirely inside or entirely outside a window.

Lines that lie entirely outside a window can be trivially rejected, meaning that they take no further processing time. These conditions are detected via the CPW (compare point to window) instruction, which takes only one machine state to compare the XY coordinates of a point to all four sides of a window.

Another operation that occurs frequently in windowed environments is calculating the region where two rectangles intersect. This is a feature available with the PIXBLT and FILL instructions. Based on the window-checking mode, one of two methods can be selected to calculate the region of intersection:

- The destination pixel array is preclipped to a rectangular window before the PixBlt or fill operation begins.
- The intersection of the destination pixel array with a rectangular window is calculated, but no pixels are transferred.

### 7.2 Pixel Block Transfers

The TMS34010 supports a powerful set of raster operations, known as *PixBlts* (pixel block transfers), that manipulate two-dimensional arrays of bits or pixels. A pixel array is defined by the following parameters:

- A starting address (by default, the address of the pixel with the lowest address in the array)
- A width *DX* (the number of pixels per row)
- A height DY (the number of rows of pixels)
- A pitch (the difference between the starting addresses of two successive rows)

A pixel array appears as a rectangular area on the screen. The array pitch is the same in this case as the pitch of the display. The default starting address is the address of the pixel in the upper left corner of the rectangle. (This assumes that the ORG, PBH, and PBV bits in the CONTROL register are all set to their default value of 0.)

Two operands must be specified for a PIXBLT instruction:

- A *source* pixel array
- A destination pixel array

The two arrays must have the same width and height, although they may have different pitches. Each pixel in the source array is combined with the corresponding pixel of the destination array. A Boolean or arithmetic *pixel processing operation* is selected and applied to the PIXBLT operation. The default pixel processing operation is *replace*. If replace is selected, source pixel values are simply copied into destination pixels.

Before executing a PIXBLT instruction, load the following parameters into the appropriate GSP internal registers:

- **DYDX** Composed of two portions: DX, which specifies the width of the array, and DY, which specifies the height of the array.
- **PSIZE** Pixel size (number of bits per pixel).
- SADDR Starting address of source array (XY or linear address).
- **DADDR** Starting address of destination array (XY or linear address).
- **SPTCH** Source pitch, or difference in memory addresses of two vertically adjacent pixels in the source array.
- **DPTCH** Destination pitch, or difference in memory addresses of two vertically adjacent pixels in the destination array.

If either the source or destination array is specified in XY format, the contents of the CONVSP and CONVDP registers will be used in instances in which the Y component of the starting address must be adjusted prior to the start of the PixBlt. The Y component may require adjustment, either to preclip the array or to select a starting pixel in one of the lower two corners of the array.

Pitches and starting addresses must be specified separately for the two arrays (source and destination). The width, height, and pixel size are common to both arrays. (During a binary expand operation, only the destination pixel size is specified; the source pixel size is assumed to be one bit.)

The starting address of a pixel array can be specified as a linear (memory) address or as an XY address. Window checking can be used only when the destination array is pointed to by an XY address.

On-screen objects may be defined as XY arrays but may be more efficiently stored as linear arrays in off-screen memory. An array specified in linear format can be transferred to an array specified in XY format (and vice versa) by means of the PIXBLT L,XY and PIXBLT XY,L instructions.

The FILL instruction fills a specified destination pixel array with the pixel value specified in the COLOR1 register. A fill operation can be thought of as a special type of PixBIt that does not use a source pixel array. The source pixel value used in pixel processing is the value in the COLOR1 register. The destination array of a FILL instruction can be specified in either XY or linear format.

### 7.2.1 Color-Expand Operation

The TMS34010 allows shape information to be stored separately from attributes such as color and intensity. A shape can be stored in compressed form as a bit map containing 1s and 0s. The color information is added as the shape is drawn to the screen; the 1s in the bit map are expanded to the specified Color 1 value, and the 0s are expanded to the Color 0 value. This saves a significant amount of memory when the pixel size in the display memory is two bits or more.

Two PIXBLT instructions, PIXBLT B,XY and PIXBLT B,L, provide the colorexpand capability. The source array for either instruction is a bit map (one bit per pixel) stored off-screen in linear format for greater storage efficiency. The destination array can be specified in either XY or linear format. The pixel size for the destination array is governed by the value in the PSIZE register. The colors to which the 1s and 0s in the source array are expanded are specified in the COLOR1 and COLOR0 registers.

A primary benefit of the color-expand capability is the reduction in table area needed to store text fonts. Font bit maps are stored in compressed form at one bit per pixel. The color-expand operation adds color to a character shape at draw time, allowing color to be treated as an attribute separate from the shape of the character. The alternative would be to store the fonts in expanded form, which can be costly. The amount of table storage necessary to store red letters A-Z, blue letters A-Z, and so on, multiplied by the number of font styles needed for an application program, would be prohibitive. Furthermore, the color-expand operation is inherently faster than using pre-expanded fonts because far fewer bits of character shape information have to be read from the font table when a character is drawn to the screen.

Figure 7-1 shows the expansion of a bit map, one bit per pixel and four bits wide, into four 4-bit pixels (transforming 0-1-1-0 into yellow-red-red-yellow, for example). Before transferring the expanded source array to the destination array, any of the Boolean or arithmetic pixel processing operations can be applied.



Hooding to by experiese mage

Figure 7-1. Color-Expand Operation

The expand function is also useful in applications that generate shapes or patterns dynamically. During the first stage of this process, a compressed image is constructed in an off-screen buffer area at one bit per pixel. The image is built up of geometric objects such as rectangles, circles or polygons. Patterns can also be added. When complete, the compressed image is colorexpanded onto the screen. This method defers the application of color and intensity attributes until the final stage.

Combining color expand with the replace-with-transparency operation yields a new operation that is particularly useful in drawing overlapping or kerned text. The color value used to replace the 0s in the source array is selected by the programmer as all 0s, which is the transparency code. The GSP defers the check for transparency until after the color-expand operation has been performed. As the color-expand operation is performed, the 0s in the source array are expanded to all 0s. Only the pixels in the destination array that correspond to nontransparent pixels in the resulting source array are replaced.

The PIXBLT B,XY and PIXBLT B,L instructions can be used in conjunction with pixel processing, transparency and plane masking. Source pixels are expanded before being processed. Window checking can be used with PIXBLT B,XY.

#### 7.2.2 Starting Corner Selection

The default starting address of a pixel array is the lowest pixel address in the array. When an array is displayed on the screen, as shown in Figure 7-2 *a*, the starting address is the address of the pixel in the upper left corner of the array. (The XY origin is located in its default position at the upper left corner of the screen.) During a PixBlt operation, this pixel is processed first. The PixBlt processes pixels from left to right within each row, beginning at the top row and moving toward the bottom row. The pixel at the lower right corner of the array is processed last.

Certain PixBlt operations allow any of the other three corners to be used as the starting location. This may be necessary, for instance, if the source and destination arrays overlap. The sequence in which pixels are moved when the arrays overlap should be controlled so as to not overwrite the pixels in the source array before they are written to the destination array.

Figure 7-2 shows how the PBV and PBH bits in the CONTROL register determine the starting corner for the PixBIt operation. The starting corner is indicated for each of four cases. PBH selects movement in the X direction, from left to right or right to left. PBV selects movement in the Y direction, from top to bottom or bottom to top.



Note: Starting corners are shaded.

Figure 7-2. Starting Corner Selection

- **PBH=0** The PixBlt processes pixels from left to right; that is, in the direction of *increasing* X.
- **PBH=1** The PixBlt processes pixels from right to left; that is, in the direction of *decreasing* X.
- **PBV=0** The PixBIt processes rows from top to bottom; that is, in the direction of *increasing* Y.
- **PBV=1** The PixBlt processes rows from bottom to top; that is, in the direction of *decreasing* Y.

All the pixels in one row are processed before moving to the next row.

When one or both of the arrays is specified in XY format, the GSP automatically calculates the actual starting address (specified by PBH and PBV) from the default starting address (that is, the lowest pixel address in the array) and the width and height of the array. Automatic starting address adjustment is available with the following instructions:

- PIXBLT L,XY
- PIXBLT XY,L
- PIXBLT XY,XY

The programmer supplies the *default* starting addresses for these PixBlts in the SADDR and DADDR registers. During the course of instruction execution, SADDR and DADDR are automatically adjusted to the address of the corner selected by PBH and PBV.

When *both arrays are specified in linear format*, the starting addresses of the appropriate corner pixels must be provided by the programmer. The PIXBLT L,L instruction allows any of the four corners to be used as the starting location, but in this case the programmer must adjust the addresses in SADDR and DADDR to the corner selected by PBH and PBV.

### 7.2.3 Interrupting PixBIts and Fills

PIXBLT and FILL are interruptible instructions. An interrupt can occur during execution of one of these instructions; when interrupt processing is completed, execution of the PIXBLT or FILL resumes at the point at which the interruption occurred.

The execution time of a PIXBLT or FILL instruction depends on the specified pixel array size. In order to prevent high-priority interrupts from being delayed until completion of PixBlts and fills of large arrays, the PIXBLT and FILL instructions check for interrupts at regular intervals during their execution.

When a PIXBLT or FILL instruction is interrupted the PBX (PixBlt executing) status bit is set to 1. This records the fact that the interrupt occurred during a pixel array operation. The PC and the ST are pushed onto the stack, and control is transferred to the appropriate interrupt service routine. At the end of the interrupt service routine, an RETI (return from interrupt) instruction is executed to return control to the interrupted program. The RETI instruction pops the ST and PC from the stack. When the PBX bit is detected, execution of the interrupted PIXBLT or FILL instruction resumes.

At the time of the interrupt, the state of the PIXBLT or FILL instruction is saved in certain B-file registers. The source and destination address registers contain intermediate values. The source and destination pitches may also contain intermediate values, depending on the instruction. The SADDR, SPTCH, DADDR, DPTCH registers and registers B10-B14 (as well as the original set of implied operands) contain the information necessary to resume the instruction upon return from an interrupt.

If the interrupt routine uses any of these registers, they should be saved on the stack and restored when interrupt processing is complete. By following this procedure, PIXBLT or FILL instructions can be safely executed within interrupt service routines.

#### Note:

The PBX bit is not set to 1 when a PIXBLT or FILL instruction is aborted due to a window violation.

## 7.3 Pixel Transfers

The TMS34010 uses the PIXT (pixel transfer) instructions to transfer individual pixels from one location to another. The following pixel transfers can be performed:

- From an A- or B-file register to memory,
- From memory to an A- or B-file register,

or

• From one memory location to another.

The address of a pixel in memory can be specified in XY or linear format. Linear addresses must be pixel aligned.

The pixel size for all PIXTs is specified by the value in the PSIZE register. Pixel sizes are restricted to 1, 2, 4, 8, or 16 bits to facilitate XY address computations, window checking, transparency, and arithmetic pixel processing.

The PIXT instruction can be used in conjunction with window checking, Boolean or arithmetic pixel processing, plane masking, and transparency.

### 7.4 Incremental Algorithm Support

The TMS34010 supports incremental drawing algorithms via its DRAV (draw and advance) and LINE instructions. The DRAV instruction is used primarily in the construction of algorithms for incrementally drawing circles, ellipses, arcs, and other curves. The DRAV instruction can also be used in the inner loop of algorithms for drawing straight lines incrementally. Lines, however, are treated as a special case by the TMS34010 in order to achieve even faster drawing rates. A separate instruction, LINE, implements the entire inner loop of the Bresenham algorithm for drawing lines.

The DRAV (draw and advance) instruction draws a pixel to a location pointed to by a register; the pointer register is then incremented to point to the next pixel. The pointer is specified as an XY address. The X and Y portions of the address are incremented independently, but in parallel. The value written to the destination pixel in memory is taken from the COLOR1 register.

The DRAV instruction is embedded in the inner loop of an incremental algorithm to speed up its execution. As an incremental algorithm plots each pixel on a curve, it also determines where the next pixel will be drawn. The next pixel is typically one of the eight pixels immediately surrounding the pixel just plotted on the screen. Advancing in this manner, the algorithm tracks the curve from one end to the other.

The DRAV and LINE instructions may be used in conjunction with Boolean or arithmetic pixel processing operations, window checking, plane masking and transparency.

### 7.5 Transparency

When a PixBlt is used to draw an object to the screen, some of the pixels in the rectangular pixel array that contains the object may not be part of the object itself. *Transparency* is a mechanism that allows surrounding pixels in the array to be specified as invisible. This is useful for ensuring that only the object, and not the rectangle surrounding it, is written to the screen.

Transparency is enabled by setting the T bit in the CONTROL register to 1, or disabled by setting the T bit to 0. When enabled, a pixel that has a value of 0 is considered transparent, and will not overwrite a destination pixel. *Transparency detection is applied not to the source pixel values, but to the pixel values resulting from plane masking and pixel processing*. When an operation performed on a pair of source and destination pixel from being altered. In the case of pixel processing operations such as AND, MIN, and replace, a source pixel value of 0 ensures that the result of the operation will be a transparent pixel.

Figure 7-3 illustrates how transparency works in the GSP. Assuming four bits per pixel, the hardware must detect strings of 0s of length four falling between pixel boundaries. While bit strings A and B are both of pixel length, only string A is detected as transparent. String B crosses the pixel boundary. The memory interface logic generates an internal mask to govern which bits are modified during a write cycle. This mask contains 1s in the bits corresponding to the transparent pixel. Only destination bits corresponding to 0s in the mask will be modified.



Note: This example assumes four bits per pixel.

#### Figure 7-3. Transparency

Figure 7-7 (page 7-17) and Figure 7-8 (page 7-19) illustrate several pixel processing operations. Figure 7-8 h shows an example of a replace operation performed with transparency enabled. The pixels surrounding the letter **A** pattern in the source array are transparent (all 0s). Compare Figure 7-8 h with Figure 7-7 d; this replace-with-transparency operation is analogous to the logical OR operation in a one-bit-per-pixel display.

Transparency can be used with any instruction that writes to pixels, including the PIXBLT, FILL, DRAV, LINE, and PIXT instructions. Transparency does not affect writes to non-pixel data.

### 7.6 Plane Masking

The plane mask is a hardware mechanism for protecting specified bits within pixels. Mask-protected pixels will not be modified during graphics instructions. The plane mask allows the bits within pixels to be manipulated as though the display memory were organized into *bit planes* (or *color planes*) that can selectively be protected from modification. The number of planes equals the number of bits per pixel.

Consider an example in which the pixel size is four bits. The bits within each pixel are numbered 0–3, and belong to planes 0–3, respectively. All the bits numbered 0 in all the pixels form plane 0, all the bits numbered 1 in all the pixels form plane 1, and so on.

The plane mask allows one or more planes to be manipulated independently of the other planes. Given four planes of display memory, for example, three of the planes can be dedicated to eight-color graphics, while the fourth plane can be used to overlay text in a single color. The plane mask can be set so that the text plane can be modified without affecting the graphics planes, and vice versa.

The PMASK register contains the plane mask. Each bit in the plane mask corresponds to a bit position in a pixel. The 1s in the mask designate pixel bits that are protected, while 0s in the mask designate pixel bits that can be modified. Those pixel bits that are protected by the plane mask are always read as 0s during read cycles, and are protected from alteration during write cycles. While no single control bit enables or disables plane masking, it is effectively disabled by setting PMASK to all 0s; this is the default condition following reset.

In principal, the number of bits in the plane mask is the same as the pixel size. However, the mask for a single pixel must be replicated to fill the entire 16-bit PMASK register. For example, if the pixel size is four bits, the 4-bit mask is replicated four times within PMASK; in bits 0-3, 4-7, 8-11, and 12-15. These four copies of the mask are applied to the four pixels in a word written to or read from memory. A 16-bit PMASK value for pixels of 1, 2, 8, or 16 bits is constructed similarly by replicating the mask 16, 8, 2, or 1 times, respectively.

The plane mask affects only pixel accesses performed during execution of the PIXBLT, FILL, PIXT, DRAV, and LINE instructions. Data accesses by non-graphics instructions are not affected.

The following list summarizes operation of the PMASK register during pixel reads and writes:

• Pixel Read:

The **Os** in PMASK correspond to unprotected bits in the source pixel that are seen by the GSP to contain the actual values read from memory.

The **1s** in PMASK correspond to protected bits in the source pixel that are seen as 0s by the GSP, regardless of the values read from memory.

#### • Pixel Write:

The **Os** in PMASK specify those bits in the destination pixel in memory which may be altered.

The **1s** in PMASK specify protected bits in the destination pixel which cannot be altered.

When a pixel is being transferred from a source to a destination location, plane masking is applied to the values read from the source and destination before pixel processing is applied. As the operands are read from memory, the bits protected by the plane mask are replaced with 0s *before* the specified Boolean or arithmetic pixel processing operation is performed. Transparency detection is performed on the result of this operation. When the result is written back to the destination, those bits of the destination that are protected by the plane mask are not modified.

Source pixels that originate from registers are not affected by the plane mask, and undergo pixel processing in unmodified form. The FILL, DRAV, LINE, PIXT Rs,\*Rd, and PIXT Rs,\*Rd.XY instructions obtain their source pixels from registers.

Figure 7-4 shows how special hardware in the local memory interface of the TMS34010 applies the plane mask to pixel data during a read cycle. The pixel size for this example is eight bits per pixel. This could represent the execution of a PIXT \*Rs.XY,Rd instruction, for instance.



Notes: 1. This example assumes eight bits per pixel.

2. The pixel moved into the GSP register is left justified. All register bits to the left of the pixel are zero filled.

#### Figure 7-4. Read Cycle With Plane Masking

- Figure 7-4 *a* shows the 16-bit word containing the pixel as it is read from memory.
- The word is ANDed with the inverse of the plane mask shown in b.
- The result in Figure 7-4 *c* shows that the bits within the data word that correspond to 1s in the mask have been set to 0s.

After plane masking, the designated pixel is loaded into the eight LSBs of the 32-bit destination register, and the 24 MSBs of the register are filled with 0s.

Figure 7-5 shows the effect of combining plane masking with pixel transparency. Again, the performance of the special hardware in the local memory interface controller is demonstrated. The example shows the transfer of two pixels during the course of a PixBlt operation with transparency enabled, the pixel size set at eight bits, and the *replace* pixel processing operation. The inverse of PMASK is ANDed with the source data, and transparency detection is applied to the resulting entire pixel. In other words, the result is used to control the write in the manner described in the previous discussion of pixel transparency. Since the three LSBs of the source pixel in bits 8–15 are 0s, and the rest of the pixel is masked off, the entire source pixel is interpreted as transparent. The memory interface logic generates an internal mask to govern which bits are modified during a write cycle. This mask contains 0s in the bits corresponding to the transparent pixel.

|                                                                                                            | 15(M | 6B) |   |   |   |   |   | 8 | 7 |   |   |   |   |   | 0( | _6B) |
|------------------------------------------------------------------------------------------------------------|------|-----|---|---|---|---|---|---|---|---|---|---|---|---|----|------|
| (a) Original data in memory (2 pixels)                                                                     | A    | A   | A | A | A | A | A | A | B | В | B | 8 | B | B | B  | В    |
| (b) Source data in memory<br>(to be moved)                                                                 | Y    | Y   | Y | Y | Y | 0 | 0 | 0 | Z | Z | Z | Z | Z | Z | Z  | z    |
| (c) Plane mask (PMASK)                                                                                     | 1    | 1   | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0  | 0    |
| (d) Mask source data for trans-<br>parency detection (SRC • PMASK)                                         | 0    | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Z | Z  | Z    |
| (e) Transparency mask                                                                                      | 0    | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1  | 1    |
| (f) Combined mask (PMASK • trans-<br>parency mask)                                                         | 0    | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ò | 1 | 1  | 1    |
| (g) Resulting memory data after<br>write cycle (Combined Mas- •<br>SRC DATA + Combined Mesi •<br>DST DATA) | A    | A   | A | A | A | A | A | A | B | B | B | B | В | Z | Z  | Z    |

Note: This example assumes eight bits per pixel.

#### Figure 7-5. Write Cycle With Transparency and Plane Masking

- Figure 7-5 a shows the original data at the destination location in memory.
- The source data are shown in b.
- The source data are ANDed with the inverse of the plane mask shown in *c*.
- Figure 7-5 *d* shows the intermediate result produced by *c*.
- This result is used to generate the transparency mask in *e*, which is ANDed with the inverse of the plane mask in *c* to produce the composite mask shown in *f*.
- The result in g is produced by replacing with the source only those bits of the destination corresponding to 1s in the composite mask in f.

### 7.7 Pixel Processing

Source and destination pixel values can be combined according to the *pixel processing* operation (or raster operation) selected. The TMS34010's pixel processing operations include 16 Boolean and 6 arithmetic operations. The Booleans are performed in bitwise fashion on operand pixels of 1, 2, 4, 8, or 16 bits. The arithmetic operations treat operand pixels of 4, 8, or 16 bits as 2's complement integers.

When a pixel is read from its source location, it is logically or arithmetically combined with the corresponding destination pixel according to the pixel processing option selected, and the result is written to the destination pixel. The pixel processing operation is selected by the PPOP field in the CONTROL register. Table 7-1 and Table 7-2 list the 22 PPOP codes and their meanings.

| PPOP Field | Operation                                  |  |  |  |  |  |  |
|------------|--------------------------------------------|--|--|--|--|--|--|
| 00000      | Source → Destination                       |  |  |  |  |  |  |
| 00001      | Source AND Destination → Destination       |  |  |  |  |  |  |
| 00010      | Source AND ~ Destination → Destination     |  |  |  |  |  |  |
| 00011      | 0s → Destination                           |  |  |  |  |  |  |
| 00100      | Source OR ∼ Destination → Destination      |  |  |  |  |  |  |
| 00101      | Source XNOR Destination → Destination      |  |  |  |  |  |  |
| 00110      | 00110 ~ Destination → Destination          |  |  |  |  |  |  |
| 00111      | 00111 Source NOR Destination → Destination |  |  |  |  |  |  |
| 01000      | Source OR Destination → Destination        |  |  |  |  |  |  |
| 01001      | 1 Destination → Destination                |  |  |  |  |  |  |
| 01010      | Source XOR Destination → Destination       |  |  |  |  |  |  |
| 01011      | ~Source AND Destination → Destination      |  |  |  |  |  |  |
| 01100      | 1s → Destination                           |  |  |  |  |  |  |
| 01101      | 1101 ~ Source OR Destination → Destination |  |  |  |  |  |  |
| 01110      | 110 Source NAND Destination → Destination  |  |  |  |  |  |  |
| 01111      | 01111 ~ Source → Destination               |  |  |  |  |  |  |

Table 7-1. Boolean Pixel Processing Options

#### Table 7-2. Arithmetic (or Color) Pixel Processing Options

| PPOP Field  | Operation                               |
|-------------|-----------------------------------------|
| 10000       | Source + Destination → Destination      |
| 10001       | ADDS(Source, Destination) → Destination |
| 10010       | Destination - Source → Destination      |
| 10011       | SUBS(Source, Destination) → Destination |
| 10100       | MAX(Source, Destination) → Destination  |
| 10101       | MIN(Source, Destination) → Destination  |
| 10110-11111 | Reserved                                |

In Table 7-2, pixel processing codes 10000 and 10010 correspond to standard 2's complement addition and subtraction. A result that overflows the specified pixel size causes the pixel value to wrap around within its 4, 8, or 16-bit range. Carry bits are, however, prevented from propagating to adjacent pixels.

The ADDS (add with saturation) and SUBS (subtract with saturation) operations shown in Table 7-2 produce results identical to those of standard addition or subtraction, except when arithmetic overflow occurs. When the ADDS operation would produce an overflow result, the result is replaced with all 1s. When the SUBS operation would produce an underflow result, the result is replaced with all 0s.

The MAX operation shown in Table 7-2 compares the source and destination pixels and then writes the greater value to the destination location. The MIN operation is similar, but writes the lesser value to the destination.

Figure 7-6 depicts the interaction of pixel processing with other graphics operations when a source pixel is transferred to a destination pixel. Note that this is a general description; some of these operations do not occur if they are not selected. Pixels are first read from memory and modified by the plane mask. Pixel processing is then performed on the modified pixel values. The plane mask is applied to the result. Bits which are 1s in the PMASK produce 0 bits in the result of this process. Thus, some processed pixels may become transparent as the result of plane masking. Next, transparency detection is applied to the data, and finally, a read-modify-write operation is invoked.



- † Only necessary if *replace* is not selected.
- Only necessary when plane masking or transparency is active and the pixel size is not 16, or when the data is not word-aligned.



## 7.8 Boolean Processing Examples

Figure 7-7 illustrates the effects of five commonly used Boolean operations when applied to one-bit pixels. Black regions contain 0s, and white regions contain 1s. Figure 7-7 a and b show the original source and destination arrays. The source operand in a is the letter **A**, and the destination in b is a calligraphic-style **X**.



Figure 7-7. Examples of Operations on Single-Bit Pixels

#### 7.8.1 Replace Destination with Source

A simple replacement operation overwrites the pixels of the destination array with those of the source. Figure 7-7 c shows the letter **A** written over the center portion of a larger **X** using the replace operation. The rectangular region around the letter **A** obscures a portion of the **X** lying outside the **A** pattern. Other operations allow only those pixels corresponding to the **A** pattern within the rectangle to be replaced, permitting the background pattern to show through. These are the logical OR and logical AND-NOT (NOT source AND destination) operations. The replace-with-transparency operation performs similarly in color systems.

### 7.8.2 Logical OR of Source with Destination

Figure 7-7 d illustrates the use of the logical OR operation during a PixBlt. For a one-bit-per-pixel display, the OR function leaves the destination pixels unaltered in locations corresponding to 0s in the source pixel array. Destination pixels in positions corresponding to 1s in the source are forced to 1s.

### 7.8.3 Logical AND of NOT Source with Destination

Logically ANDing the negated source with the destination is complementary to the logical OR operation. Destination pixels corresponding to 1s in the source array remain unaltered, but those corresponding to 0s in the source are forced to 0s. Figure 7-7 e is an example of the AND-NOT PixBlt operation (notice the negative image of the letter **A**). For comparison, Figure 7-7 f shows the result of simply ANDing the source and destination.

#### 7.8.4 Exclusive OR of Source with Destination

The XOR operation is useful in making patterns stand out on a screen in instances where it is not known in advance whether the background will be 1s or 0s. At every point at which the source array contains a pixel value of 1, the corresponding pixel of the destination array is flipped – a 1 is converted to a 0, and vice versa. XOR is a reversible operation; by XORing the same source to the same destination twice, the original destination is restored. These properties make the XOR operation useful for placing and removing temporary objects such as cursors, and in "rubberbanding" lines. As seen in the example of Figure 7-7 g, however, the object may be difficult to see if both the source and destination arrays contain intricate shapes.

### 7.9 Multiple-Bit Pixel Operations

The Boolean operations described in Section 7.8 are sufficient for single-bit pixel operations, but they may be inappropriate for multiple-bit pixel operations, especially when color is involved. For example, the result of a logical OR operation on a black-and-white (one bit per pixel) display is easily predicted – logically ORing black and white yields white. However, the intuitive meaning of this operation is less clear when it is applied to multiple-bit pixels; what effect should be expected when the color red is ORed with blue?

#### 7.9.1 Examples of Boolean Operations

Boolean operations can be applied to multiple-bit pixels by combining the corresponding bits of each pair of source and destination pixels on a bit-by-bit basis according to the specified Boolean operation.

Figure 7-8 illustrates Boolean operations on multiple-bit pixels. Figure 7-8 *a* illustrates the source array. It contains a red letter **A** which has the value 8 (1000<sub>2</sub>); the black background pixels have the value 0 (0000<sub>2</sub>). Figure 7-8 *b* shows the destination array, a yellow **X** which has the value 12 (1100<sub>2</sub>); the pixels in the blue rectangle have the value 2 (0010<sub>2</sub>). Figure 7-8 *c* through *g* show the effects of combining the source and destination arrays using the replace, logical OR, OR-NOT, AND and XOR PixBlt operations. Compare these to Figure 7-7 (page 7-17). Figure 7-8 *i* through *n* are discussed in Section 7.9.1.1 through Section 7.9.1.4.



(a)

(b)



Figure 7-8. Examples of Boolean Operations



(f)

(g)

(h)



(i)



(k)



Figure 7-8. Examples of Boolean Operations (Concluded)

### 7.9.1.1 Figure 7-8 i and j - Simple Addition and Subtraction

Figure 7-8 i shows the result of adding the source and destination arrays. Simple binary 2's complement addition is used. When the sum of the two pixels exceeds the maximum pixel value, the result overflows.

Figure 7-8 *j* shows the result of subtracting the source array from the destination array. Underflow occurs for those pixels whose calculated difference is negative.

Simple addition and subtraction are complementary operations. They are reversible operations in the same sense as the XOR operation – by adding a source to a destination, and then subtracting the same source, the original destination is recovered.

### 7.9.1.2 Figure 7-8 k and I - Add and Subtract with Saturate

The add and subtract operations described in Section 7.9.1.1 are binary 2's complement operations which allow overflow and underflow. An add-with-saturate operation can be defined that stops the result at the maximum value rather than allowing it to overflow. For example, with four bits per pixel, adding  $0010_2$  to  $1110_2$  produces  $1111_2$ . Similarly, a subtract-with-saturate operation can be defined that stops the result at 0 rather than allowing it to underflow.

Figure 7-8 k and l illustrate examples of add and subtract with saturate. In these examples, the pixel size is four bits. By dedicating a different color to each value, the effects of each PixBlt operation become more visible. This method may present problems, however. For example, adding red to blue may not produce a meaningful result.

An alternate method uses the 16 values 0 to 15 to represent increasing intensities of a single color. Then the addition and subtraction operations would have obvious meaning – they would increase and decrease the intensity by known amounts. Developing this idea further, at 12 bits per pixel, four bits of intensity could be dedicated to each of the three color components, red, green and blue. Arithmetic operations could then be performed on the corresponding components of each pair of source and destination pixels. These results would also have obvious meanings, and would not be limited to intensities of a single color, as is the case with four bits per pixel.

Figure 7-9 (page 7-22) presents examples in which the pixel values represent intensities of a single color.

### 7.9.1.3 Figure 7-8 m - Maximum

Figure 7-8 *m* illustrates the results of the MAX operation on the source and destination arrays. MAX compares two pixel values and replaces the destination pixel with the larger value. In some respects, MAX is the arithmetic equivalent of the Boolean OR function (compare Figure 7-8 *m* with Figure 7-7 *b*). The use of MAX in gray-scale and color displays is similar to that of OR in simple black and white.

If the most-significant bits in each pixel are assigned to represent object priority (whether an object appears in front of or behind another object), the MAX operation can be used to replace only those pixels of the destination array whose priorities are lower than those of the corresponding pixels in the source array. This allows an object to be drawn to the screen so that it appears either in front of or behind other objects previously drawn. In Figure 7-8 mthe red **A** has a numerical value that is greater than that of the blue background, but less than that of the **X**.

The MAX function is also useful for smoothly combining two antialiased objects that overlap.

#### 7.9.1.4 Figure 7-8 n - Minimum

Figure 7-8 n illustrates the results of the MIN operation on the source and destination arrays. MIN compares two pixel values and replaces the destination pixel with the smaller value. MIN is similar to the Boolean AND function. MIN can be used with priority-encoded pixel values, similar to MAX, but the effect is reversed. In Figure 7-8 n, the priorities of the two objects are reversed from that of the MAX example shown in Figure 7-8 m. The MIN operation also has uses similar to those of MAX in smoothly combining antialiased objects that overlap.

#### 7.9.2 Operations On Pixel Intensity

Figure 7-9 illustrates the visual effects of various PixBlt operations on two intersecting disks. In these examples, each pixel is a four-bit value representing an intensity from 0 (black) to 15 (white). Before the PixBlt operation, only a single disk resides on the screen, as shown in Figure 7-9 *a*. The intensity of the disk is greatest at the center (where the value is 12), and gradually falls off as the distance from the center increases. Figure 7-9 *b* through *f* show the effects of combining a second, identical disk with the first. Figure 7-9 *b* through *e* are produced using arithmetic operations; *f* is the result of a logical OR of the source and destination. These operations are discussed in Section 7.9.2.1 through Section 7.9.2.4.



(d)



(f)



The gradual change in intensity at the edge of the disk in Figure 7-9 *a* is similar to the result produced by certain antialiasing techniques whose purpose is to reduce jagged-edge effects. A text font might be stored in antialiased form, for example, to give the text a smoother appearance. When two characters from the font table are PixBlt'd to adjacent positions on the screen, they may overlap slightly. The particular arithmetic or Boolean operation selected for the PixBlt determines the way in which the antialiased edges of the characters are combined within regions of overlap.

#### 7.9.2.1 Figure 7-9 b - Replace with Transparency

In Figure 7-9 *b*, a second disk is PixBlt'd into a position near the first disk. A replace-with-transparency operation is performed. Those pixels of the first disk that lie within the rectangular region containing the second disk, but are not part of the second disk, remain intact. The visual effect is that the second disk (at the right) appears to lie in front of the original disk (at the left). However, assuming that the gradual change in intensity at the perimeter of the disks is done for the purpose of antialiasing, the sharp edge that results where the second disk covers the first defeats this purpose. In other applications, this sharp edge may be desirable; for example, it might be used to make a text character or a cursor stand out from the background. The replace-with transparency operation also supports object priority by writing objects to the screen in ascending order of priority.

#### 7.9.2.2 Figure 7-9 c - Add with Overflow and Subtract with Underflow

In Figure 7-9 c, a second disk is PixBlt'd into an area overlapping the first disk, using an add-with-overflow operation. In this example, when 1 is added to an intensity of 15, the sum is truncated to four bits to produce the result 0. The effect of arithmetic overflow is visible at the intersection of the two disks as discontinuities in intensity.

This effect is useful for making objects stand out against a cluttered background. Add with overflow has an additional benefit – the object can be removed by subtracting (with underflow) the object image from the screen.

#### 7.9.2.3 Figure 7-9 d - Add and Subtract with Saturation

In Figure 7-9 *d*, the original disk is on the left. A second disk is PixBlt'd into a region overlapping the original disk, using an add-with-saturate operation. Whenever the sum of two pixels exceeds the maximum intensity value, which is 15 for this example, the sum is replaced with 15. The bright region that occurs where the two disks intersect is produced when the corresponding pixels of the two disks are added in this manner. Subtract-with-saturate is the complementary operation; when the difference of the two pixel values is negative, the sum is replaced by the minimum intensity value, 0.

The add-with-saturate operation shown in Figure 7-9 *d* approximates the effect of two light beams striking the same surface; the surface is brightest in the area in which the two beams overlap.

These operations can be used to achieve an effect similar to that of an airbrush in painting. Consider a display system that represents each pixel as 12 bits, and dedicates four bits each to represent the intensities of the three color components, red, green, and blue. This method permits the intensity of each component to be directly manipulated. With each pass of the simulated airbrush over the same area of the screen, the color changes gradually toward the color of the paint in the airbrush. For example, assume that the paint is yellow (a mixture of red and green). Each time a pixel is touched by the airbrush, the intensity of the red and green components is increased by 1, and the intensity of the blue component is decreased by 1. With each sweep of the airbrush, the affected area of the screen turns more yellow until the red and green components reach the maximum intensity value (and are not allowed to overflow), and the blue component reaches 0 (and is not allowed to underflow).

### 7.9.2.4 Figure 7-9 e – MAX and MIN Operations

In Figure 7-9 *e*, the original disk is on the left. A second disk is PixBlt'd into the rectangular region to its right using the MAX operation. In the region in which the disks overlap, each pair of corresponding pixels from the two disks is compared and the greater value is selected. This produces a relatively smooth blending of the two disks. Unlike add with saturate, the MAX function does not generate a "hot spot" where two objects intersect.

The visual effect achieved using the MAX operation is desirable in an application, for instance, in which white antialiased lines are constructed on top of each other over a black background. MAX also smooths out places in which the lines are overlapped by antialiased text. MAX is successful in maintaining two visually distinct antialiased objects, while the add-with-saturate tends to run them together.

MIN, which is complementary to MAX, can be used similarly to smooth the appearance of intersecting black antialiased lines and text on a white back-ground.

The MAX and MIN operations are particularly useful in color applications in which the number of bits per color gun is small (eight bits or less). Other operators could also be used to smooth the transition between the two overlapping antialiased objects in Figure 7-9 *e*, but any additional accuracy attained by using a more complex smoothing function would probably be lost in truncating the result to the resolution of the integer used to represent the intensity at each point.

### 7.10 Window Checking

The TMS34010's hardware *window clipping* confines graphics drawing operations to a specified rectangular window in the XY address space. Other window checking modes cause an interrupt to be requested on a window *hit* or a window *miss*.

Window checking affects only pixel writes performed by the following graphics instructions:

- PIXBLT
- FILL
- LINE
- DRAV
- PIXT

Data writes by non-graphics instructions are not affected.

A *window* is a rectangular region of display memory specified in terms of the XY coordinates of the pixels in its two extreme corners (minimum X and Y, and maximum X and Y). The corner pixels are considered to lie within the window. Window checking is available only in conjunction with XY addressing; it is not available with linear addressing. Specifically, the destination pixel address must be an XY address.

One of four window checking modes is selected by the value loaded into the W field of the CONTROL register:

- W=0: Window checking disabled. No window checking is performed.
- W=1: Window hit detection. Request interrupt on attempt to write inside window.
- W=2: Window miss detection. Request interrupt on attempt to write outside window.
- W=3: Window clipping. Clip all pixel writes to window.

When window checking is enabled (modes 1, 2 or 3), an attempt to write to a pixel outside the window causes the V (overflow) bit in the status register to be set to 1; a write (or attempt to write) to a pixel inside the window sets V to 0. When window checking is turned off (mode 0), the V bit is unaffected during pixel writes.

#### 7.10.1 W=1 Mode - Window Hit Detection

The W=1 mode detects attempts to write to pixels within the window. This form of window checking supports applications which permits objects on the screen to be *picked* by pointing to them with a cursor. In this mode, **all** pixel writes are inhibited, whether they address locations inside or outside the window. A window violation interrupt is requested on an attempt to write to a pixel inside the window.

For the PIXBLT and FILL instructions, the V (overflow) bit is set to 1 if the destination array lies completely outside the window. No interrupt request is generated (the WVP bit in the INTPEND register is not affected) in this case. However, if any pixel in the destination array lies within the window, the V bit is set to 0 and a window violation interrupt is requested (the WVP bit is set to 1). If the interrupt is enabled, the saved PC points to the instruction that follows the PIXBLT or FILL that caused the interrupt. If the interrupt is disabled, execution of the next instruction begins.

While no pixel transfers occur during the PIXBLT and FILL instructions executed in this mode, the specified destination array is clipped to lie within the window. In other words, the DADDR and DYDX registers are adjusted to be the starting address, width, and height of the reduced array that is the intersection of the two rectangles represented by the destination array and the window. This function can be adapted to determine the intersection of two arbitrary rectangles on the screen – a calculation that is often performed in windowed graphics systems.

In the case of a DRAV or PIXT instruction, an attempt to write to a pixel outside the window causes the V bit to be set to 1. No interrupt request is generated (the WVP bit is not affected). An attempt to write to a pixel inside the window causes the V bit to be set to 0, and a window violation interrupt request is generated (the WVP bit is set to 1).

At the end of a LINE instruction, the V bit is 0 if any destination pixel processed by the instruction lies within the window; otherwise, V is 1. Attempts to write to pixels outside the window do not cause interrupt requests to be generated (the WVP bit is not affected). An attempt to write to a pixel inside the window causes a window violation interrupt to be requested (the WVP bit is set to 1) and the LINE instruction aborts. If the interrupt is enabled, the PC saved during the interrupt is disabled, execution of the next instruction begins.

The W=1 mode can be used to pick an object on the screen by means of the following simple algorithm. An object previously drawn on the screen is picked by moving the cursor to the object's position and selecting it. To determine which object is pointed to, the software first sets the window to a small region surrounding the position of the cursor. The software next steps a second time through the same display list used to draw the current screen until one of the objects causes a window interrupt to occur. This should be the object pointed to by the cursor. If no object causes an interrupt, the pick window can be enlarged and the process repeated until the object is found. If two objects causes an interrupt.

### 7.10.2 W=2 Mode - Window Miss Detection

The W=2 mode permits a PIXBLT or FILL instruction to be aborted if any pixel in the destination array lies outside the window. The destination array is written only if the array lies entirely within the window, in which case the V (overflow) bit is set to 0, and no interrupt request is generated (the WVP bit is not affected). If any pixel in the destination array lies outside the window, the V bit is set to 1, and a window violation interrupt is requested (the WVP bit is set to 1).

For the DRAV and PIXT instructions, the destination pixel is drawn only if it lies within the window. In this case, the V bit is set to 0, and no interrupt request is generated (the WVP bit is not affected). If the destination location lies outside the window, the pixel write is inhibited, the V bit is set to 1, and a window violation interrupt is requested (the WVP bit is set to 1).

At the end of a LINE instruction, the V bit is 0 if the last destination pixel processed by the instruction lies within the window; otherwise, V is 1. Attempts to write to pixels inside the window do not cause interrupt requests to be generated (the WVP bit is not affected). An attempt to write to a pixel outside the window causes a window violation interrupt to be requested (the WVP bit is set to 1) and the instruction aborts. If the interrupt is enabled, the PC saved during the interrupt is disabled, execution of the next instruction begins.

#### 7.10.3 W=3 Mode - Window Clipping

In the W=3 mode, only writes to pixels within the window are permitted; writes to pixels outside the window are inhibited. No interrupt request is generated for any case.

For a PIXBLT or FILL instruction, only the portion of the destination array lying within the window is drawn. At the start of instruction execution, the specified destination array is automatically preclipped to lie within the window before the first pixel is transferred. Hence, no execution time is lost attempting to write destination pixels which lie outside the window. In the case of a PIXBLT, the source array is preclipped to fit the adjusted dimensions of the destination array before the transfer begins.

During execution of a DRAV or PIXT instruction, a write to a pixel inside the window is permitted, and the V bit is set to 0. An attempted write to a pixel outside the window is inhibited, and the V bit is set to 1.

For the LINE instruction, writes to pixels outside the window are inhibited at drawing time; no preclipping is performed. The value of the V bit at the end of a LINE instruction is determined by whether the last pixel calculated by the instruction fell inside (V=0) or outside (V=1) the window.

#### 7.10.4 Specifying Window Limits

The limits of the current window are specified in the WSTART (window start) and WEND (window end) registers. WSTART specifies the minimum XY coordinates in the window, and WEND specifies the maximum XY coordinates.

As Figure 7-10 shows, WSTART specifies the XY coordinates ( $X_{start}, Y_{start}$ ) at the upper left corner of the window, and WEND specified the XY coordinates ( $X_{end}, Y_{end}$ ) at the bottom right corner of the window. The origin is located in its default position in the top left corner of the screen.



 $X_{start} \le X \le X_{end}$  and  $Y_{start} \le Y \le Y_{end}$ 

Figure 7-10. Specifying Window Limits

Figure 7-10 shows that a pixel that has coordinates (X,Y) lies within the window if  $X_{start} \le X \le X_{end}$  and  $Y_{start} \le Y \le Y_{end}$ . If a pixel does not meet these conditions, it lies outside the window.

When  $X_{start} > X_{end}$  or  $Y_{start} > Y_{end}$ , the window is empty; that is, it contains no pixels. Under these conditions, the window checking hardware detects all destination pixel addresses as lying outside the window. Note that the conditions  $X_{start} = X_{end}$  and  $Y_{start} = Y_{end}$  together specify a window containing a single pixel.

Window start and end coordinates must lie in the range (0,0) to (+32767,+32767). A window cannot contain pixels with negative X or Y coordinates.

### 7.10.5 Window Violation Interrupt

A window violation (WV) interrupt is requested (the WVP bit in the INTPEND register is set to 1) when:

- W=1 and an attempt is made to write to a pixel inside the window or
- W=2 and an attempt is made to write to a pixel **outside** the window

The interrupt occurs if it is enabled by the following conditions:

- The WVE bit in the INTENB register is 1
- The IE bit in the status register is 1

Alternatively, if the WV interrupt is disabled (IE=0 or WVE=0), the window violation can be detected by testing the value of either the V bit in the status register or the WVP bit following the operation.

When a WV interrupt occurs, the registers that change during the LINE, PIXBLT and FILL instructions contain their intermediate values at the time the violation was detected.

#### 7.10.6 Line Clipping

The TMS34010 supports two methods for clipping straight lines to the boundaries of a rectangular window: postclipping and preclipping. Postclipping means that just before each pixel on the line is drawn, it is compared with the window limits. If it lies outside the window, the write is inhibited. In contrast, preclipping involves determining in advance of any drawing operations which pixels in the line lie within the window. The algorithm draws only these pixels, and makes no attempt to write to pixels outside the window. A preclipped line may take less time to draw since no calculations are performed for pixels lying outside the window. In contrast, postclipping spends the same amount of time calculating the position of a pixel outside the window.

When postclipping is used, special window comparison hardware compares the coordinates of the pixel being drawn against all four sides of the window at once. The W=3 window-checking mode is selected, and window checking is performed in parallel with execution of the LINE instruction, so no overhead is added to the time to draw a pixel. However, unless this form of clipping is used carefully, another type of overhead may become significant. For example, in a CAD (computer-aided design) environment where only a small portion of a system diagram is to be displayed at once, potentially a great deal of time could be spent performing calculations for points (or entire lines) lying offscreen.

Preclipping is generally faster than postclipping, depending on how likely a line is to lie outside the window. The first step in preclipping a series of lines is to identify those that lie either entirely inside or outside the window. This is accomplished by using an "outcode" technique similar to that of the Cohen-Sutherland algorithm. Those lines lying entirely outside are "trivially rejected" and consume no more processing time. Those lines lying entirely

within are drawn from one endpoint to the other with no clipping required. This still leaves a third category of lines that may cross a window boundary, and these require intersection calculations. However, this technique is powerful for reducing the number of lines that require such calculations. While the calculation of outcodes could be performed in software, this would represent significant overhead for each line considered. The TMS34010 provides a more efficient implementation via its CPW (compare point to window) instruction, which compares a point to all four sides of the window at once.

The outcode technique classifies a line according to where its endpoints fall in relation to the current clipping window. The area surrounding the window is partitioned into eight regions, as indicated in Figure 7-11. Each region is assigned a 4-bit code called an *outcode*. The outcode within the window is 0000<sub>2</sub>. When an endpoint of a line falls within a particular region, it is assigned the outcode for that region. If the two endpoints of a line both have outcodes 0000<sub>2</sub>, the line lies entirely within the window. If the bitwise AND of the outcodes of the two endpoints yields a value other than 0000<sub>2</sub>, the line lies entirely outside the window. Lines that fall into neither of these categories may or may not be partially visible within the window.



Figure 7-11. Outcodes for Line Endpoints

For those lines that require intersection calculations after the outcodes have been determined, midpoint subdivision is an efficient means of preclipping. The object again is to ensure that drawing calculations are performed only for pixels lying within the window. An example of the midpoint subdivision technique is illustrated in Figure 7-12. The line AB lies partially within the window. The first step is to determine the coordinates of the line's midpoint at C. These are calculated as follows:

$$(X_{C}, Y_{C}) = (\frac{X_{A} + X_{B}}{2}, \frac{Y_{A} + Y_{B}}{2})$$



Figure 7-12. Midpoint Subdivision Method

Comparing the outcodes of *B* and *C*, segment *BC* lies entirely outside the window and can be trivially rejected. Segment *AC* still lies partially within the window and will be subdivided again. The coordinates of point *D*, the midpoint of *AC*, are calculated as before. Point *D* is determined to lie within the window. The LINE instruction is now invoked two times, for segments *DC* and *DA*, with *D* selected as the starting point in each case. For each segment the W=2 window-checking mode is selected, but the window violation interrupt is disabled. When each line crosses the window boundary, the window-checking hardware detects this and the LINE instruction aborts. In this way the LINE instruction performs drawing calculations only for portions of *DA* and *DC* lying within the window.

This page intentionally left blank.

## 8. Interrupts, Traps, and Reset

The TMS34010 supports eight interrupts, including reset. Memory addresses >FFFF FC00 to >FFFF FFFF contain the 32 vector addresses used during interrupts, software traps and reset. Each vector is a 32-bit address that points to the beginning of the appropriate interrupt service routine.

This section includes the following topics:

| Sectio | on                            | Page |
|--------|-------------------------------|------|
| 8.1    | Interrupt Interface Registers |      |
| 8.2    | External Interrupts           | 8-3  |
| 8.3    | Internal Interrupts           | 8-4  |
|        | Interrupt Processing          |      |
|        | Traps                         |      |
|        | Illegal Opcode Interrupts     |      |
| 8.7    | Reset                         | 8-9  |

Table 8-1 and Figure 8-1 (page 8-2) summarize the TMS34010 interrupts and their priorities. RESET has the highest priority, and the illegal opcode interrupt has the lowest. If two interrupts are requested at the same time, the highest priority interrupt is serviced first (assuming it is enabled). The reset and nonmaskable interrupt cannot be disabled.

| int.  | Priority | internal/<br>External | Description and Source                                                                                     |  |  |  |
|-------|----------|-----------------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| Reset | 1        | I                     | reset. Taken when the input signal at the reset. Taken when the input signal at the reset is asserted low. |  |  |  |
| NMI   | 2        | l                     | Nonmaskable interrupt. Generated by a host processor.                                                      |  |  |  |
| HI    | 3        | 1                     | Host interrupt. Generated by a host processor.                                                             |  |  |  |
| DI    | 4        | 1                     | Display interrupt. Generated by the TMS3401                                                                |  |  |  |
| WV    | 5        | I                     | Window violation interrupt. Generated by the TMS34010.                                                     |  |  |  |
| INT1  | 6        | E                     | External interrupts 1 and 2. Generated by                                                                  |  |  |  |
| INT2  | 7        | E                     | external devices.                                                                                          |  |  |  |
| ILLOP | 8        | I                     | Illegal opcode interrupt. Generated by the TMS34010 when an illegal opcode is encountered.                 |  |  |  |

Table 8-1. Interrupt Priorities



Figure 8-1. Vector Address Map

## 8.1 Interrupt Interface Registers

Two registers, a subset of the I/O registers discussed in Section 6, monitor and mask interrupt requests. These registers are summarized below; for more information, please refer to the register descriptions in Section 6.

The interrupt enable register, **INTENB**, contains the interrupt mask that selectively enables various interrupts. An interrupt is enabled when the status IE (global interrupt enable) bit and the appropriate bit in the INTENB register are *both* set to 1.

- X1E (bit 1) enables external interrupt 1.
- X2E (bit 2) enables external interrupt 2.
- *HIE* (bit 9) enables the host interrupt.
- DIE (bit 10) enables the display interrupt.
- WVE (bit 11) enables the window violation interrupt.

The interrupt pending register, **INTPEND**, indicates which interrupts are currently pending. When an interrupt is requested, the appropriate bit in the INTPEND register is set.

- X1P (bit 1) indicates that external interrupt 1 is pending.
- X2P (bit 2) indicates that external interrupt 2 is pending.
- *HIP* (bit 9) indicates that the host interrupt is pending.
- *DIP* (bit 10) indicates that the display interrupt is pending.
- WVP (bit 11) indicates that the window violation interrupt is pending.

### 8.2 External Interrupts

External interrupt requests are received via local interrupt pins LINT1 and LINT2. Each of the two external interrupt pins is dedicated to an individual interrupt, allowing two independent interrupt requests to be generated. (The pins are not encoded.) The local interrupt pins are level-sensitive, active-low inputs. Once an interrupt request has been initiated by driving an interrupt pin low, it must remain low until the GSP can respond to the interrupting device. This is necessary to ensure that the GSP detects the request. If the active level is maintained after returning from the interrupt service routine, however, the interrupt will be taken once again.

Signals input to the local interrupt pins are assumed to be asynchronous to the GSP local clocks, and are synchronized internally by the GSP before they are processed. If two external interrupt requests are active at the same time, INT1 will be serviced first. Table 8-2 shows the interrupt trap vectors for INT1 and INT2.

| Name | Input<br>Pin | Vector<br>Address |
|------|--------------|-------------------|
| INT1 | LINT1        | >FFFF FFC0        |
| INT2 | LINT2        | >FFFF FFA0        |

 Table 8-2.
 External Interrupt Vectors

## 8.3 Internal Interrupts

Several internal conditions are associated with specific interrupts. Table 8-3 summarizes these interrupts. If two internal interrupts are requested simultaneously, or if two or more internal interrupt requests are pending, the highest priority interrupt will be serviced first; NMI has the highest priority, followed by HI, DI, and WV. When internal and external interrupts are pending, the internal interrupts are serviced first (with the exception of the ILLOP interrupt).

| Name  | Function                      | Level | Vector<br>Location | Description                                                                                                                                                  |
|-------|-------------------------------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NMI   | Nonmaskable<br>interrupt      | 8     | >FFFF FEE0         | The host processor sets the NMI bit in the HSTCTL register to a 1.                                                                                           |
| Н     | Host interrupt                | 9     | >FFFF FEC0         | The host processor sets the INTIN bit in the HSTCTL register to a 1.                                                                                         |
| DI    | Display interrupt             | 10    | >FFFF FEA0         | A particular horizontal line on the video display<br>is being refreshed. The line number is specified<br>in the DPYINT register.                             |
| wv    | Window violation<br>interrupt | 11    | >FFFF FE80         | An attempt has been made to move a pixel to a destination location that lies inside or outside a specified window, depending on the selected windowing mode. |
| ILLOP | Illegal operand<br>interrupt  | 30    | >FFFF FC20         | See Section 8.6.                                                                                                                                             |

 Table 8-3. Interrupts Associated with Internal Events

The nonmaskable interrupt, or NMI, occurs when a host processor requests an interrupt by writing a 1 to the NMI bit in the HSTCTL register. This interrupt cannot be disabled, and will always occur as soon as possible following the request. The NMI will be delayed only for completion of an instruction already in progress, or until the next interruptible point of an interruptible instruction such as a PIXBLT is reached.

The NMI mode bit in the HSTCTL register determines whether or not context information is saved on the stack when a nonmaskable interrupt occurs:

- If NMIM = 0, the PC and ST are pushed on the stack before the interrupt is serviced.
- If NMIM = 1, nothing is saved on the stack before the interrupt is serviced.

The display interrupt (DI) is used to coordinate processing activity with the refreshing of particular areas of the display. The display interrupt request becomes active when a particular display line, specified in the DPYINT register, is output to the monitor screen. At the start of each horizontal blanking period, the VCOUNT register is compared to the DPYINT register. When the vertical count value in VCOUNT = DPYINT, a display interrupt request is generated. If enabled, the interrupt is taken.

## 8.4 Interrupt Processing

An interrupt is said to be *pending* if it has been requested but has not yet been processed. If a pending interrupt is enabled, and no interrupt of higher priority is pending at the same time, the interrupt is accepted by the GSP at the end of the current instruction (or at the next interruptible point in the middle of a PIXBLT or FILL instruction). When the GSP takes an interrupt, it performs the following actions:

- 1) The GSP pushes the PC on the stack.
- 2) The GSP pushes the ST on the stack. PIXBLT and FILL instructions that are interrupted by external, host, and nonmaskable (if NMIM=0) interrupts set the PBX bit in the ST before pushing the ST.
- 3) The GSP modifies the contents of the ST as follows:

| 31 | 30 | 29 | 28 | 27 | 26       | 25  | 24 | 23 | 22 | 21      | 20       | 19 | 18 | 17 | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5                | 4        | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----------|-----|----|----|----|---------|----------|----|----|----|-----|-----|----|----|----|----|----|---|----|---|---|------------------|----------|---|----|---|---|
| 0  | 0  | 0  | 0  | 0  | 0        | 0   | 0  | 0  | 0  | 0       | 0        | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0  | 0 | 0 | 0                | 1        | 0 | 0  | 0 | 0 |
|    |    |    |    | _  | Ť        | PB) |    | ř  |    | ↑<br>IE | <u> </u> |    |    | Re | ser | vec | 1  | -  |    | FE |    |   | Fŝ | 1 |   | <pre>/↑</pre> FE | <u> </u> |   | Fŝ | 0 |   |
|    |    |    |    |    | \<br>Res |     | /  |    |    |         |          |    |    |    |     |     |    |    |    |    |    |   |    |   |   |                  | 0        |   |    |   |   |

- 4) The GSP fetches the interrupt vector from external memory into the PC.
- 5) The GSP begins executing the instruction pointed to by the new PC value.

In step 5, the GSP resumes instruction execution at the entry point of the interrupt service routine. At the time the first instruction of the service routine begins execution, the new status register contents imply the following conditions:

- All interrupts are disabled (except NMI and reset)
- Field 0 is 16 bits long and is zero extended
- Field 1 is 32 bits long and is zero extended

The service routine can allow itself to be interrupted by loading a new interrupt-enable mask into the INTENB register and setting status bit IE to 1. The INTENB mask value is selected to determine which interrupts can interrupt the currently executing service routine. The service routine can also load new field sizes if values other than the defaults are required.

The last instruction in any interrupt service routine must be RETI (return from interrupt). Unlike the RETS (return from subroutine) instruction, which only pops the PC from the stack, RETI pops both the ST and PC. This restores the original state of the interrupted program so that execution can proceed from the point at which the interrupt occurred.

#### 8.4.1 Interrupt Latency

An external interrupt, host interrupt request, or NMI request will be delayed by an amount of time that depends on the instruction in progress and on the local memory bus traffic at the time of the request.

The delay from an interrupt request to the time that the first instruction of the interrupt service routine begins execution is the sum of six potential sources of delay:

- 1) Interrupt request recognition
- 2) Screen-refresh cycle
- 3) DRAM-refresh cycle
- 4) Host-indirect cycle
- 5) Instruction interrupt
- 6) Interrupt context switch

In the best case, items 2 through 5 cause no delay. The minimum delay due to items 1 and 6 is 17 machine states.

- The interrupt request recognition delay is the time required for a request to be internally synchronized to the local clock. In the case of an external interrupt request, the delay is measured from the high-to-low transition of the INT1 or INT2 pin. In the case of a host interrupt or NMI request, the delay is measured from completion of the host's write to the INTIN or NMI pin.
- The screen-refresh and DRAM-refresh cycles are a potential source of delay, but in fact occur rarely and are unlikely to delay an interrupt.
- The likelihood of a delay caused by a **host-indirect cycle** is small in most instances, but this depends on the application. The delay due to a single host-indirect cycle is two machine states, assuming no wait states, but multiple host-indirect cycles occurring within a brief period of time could cause additional delays. Theoretically, a fast host processor could generate so many local memory cycles that the GSP would be prevented from servicing interrupts for an indefinite period.
- The instruction interrupt time refers to the time required for an instruction that was already executing at the time the interrupt request was received to either complete or to reach the next interruptible point in an instruction (such as a PIXBLT, FILL, or LINE).
- The interrupt context switch operation pushes the PC and ST onto the stack, and fetches the PC for the interrupt service routine from the appropriate vector in memory.

Table 8-4 shows the minimum and maximum times for each of the six operations listed. The interrupt latency is calculated as the sum of the numbers in the six rows. In the best case, the interrupt latency is only 17 machine states. The worst-case latency can be as high as 22 machine states plus the delays due to host-indirect cycles and instruction completion. Table 8-5 shows instruction interrupt times for some of the longer, noninterruptible instructions. Table 8-5 also shows the instruction completion time for a JRUC instruction that jumps to itself – the GSP may be executing this instruction if the software is simply waiting for an interrupt.

|                          | Latency (In States) |                 |  |  |  |  |  |
|--------------------------|---------------------|-----------------|--|--|--|--|--|
| Operation –              | Min                 | Max             |  |  |  |  |  |
| Interrupt recognition    | 1                   | 2               |  |  |  |  |  |
| Instruction interrupt    | 0                   | See Table 8-5   |  |  |  |  |  |
| DRAM-refresh cycle       | 0                   | 2<br>See Note 2 |  |  |  |  |  |
| Screen-refresh cycle     | 0                   | 2<br>See Note 2 |  |  |  |  |  |
| Host-indirect cycle      | 0                   | See Note 1      |  |  |  |  |  |
| Interrupt context switch | 16                  | 16              |  |  |  |  |  |

Table 8-4. Six Sources of Interrupt Delay

Notes: 1) The latency due to host-indirect cycles depends on both the hardware system and the application. Theoretically, a host processor could generate so many local memory cycles that the GSP could effectively be prevented from servicing interrupts. The delay due to a single host-indirect cycle is two machine states, assuming no wait states.

- DRAM-refresh and screen-refresh cycle times assume no wait states.
- 3) Context switch time assumes that the SP is aligned to a word boundary; that is, the four LSBs of the SP are 0s. If the SP is not aligned, the delay is 28 states.

| Instruction     | Worst-Case Instruction<br>Interrupt Time (In States) |                |  |  |  |  |  |  |
|-----------------|------------------------------------------------------|----------------|--|--|--|--|--|--|
|                 | SP Aligned                                           | SP Not Aligned |  |  |  |  |  |  |
| DIVS A0,A2      | 43                                                   | 43             |  |  |  |  |  |  |
| MMFM SP,ALL     | 72                                                   | 144            |  |  |  |  |  |  |
| MMTM SP,ALL     | 73                                                   | 169            |  |  |  |  |  |  |
| Wait: JRUC wait | 1                                                    | 1              |  |  |  |  |  |  |

Table 8-5. Sample Instruction Completion Times

Notes: 1) The worst-case instruction interrupt time is equal to the instruction execution time less one machine state (except for PIXBLTs, FILLs, and LINE).

2) The SP-aligned case assumes that the SP is aligned to a word boundary in memory.

## 8.5 Traps

The TMS34010 supports 32 software traps, numbered 0 through 31. Software traps behave similarly to interrupts, except that they are initiated when the GSP executes a TRAP instruction. Unlike an interrupt, a software trap cannot be disabled.

When the GSP executes a TRAP instruction, it performs the same sequence of actions that it performs for interrupts. The TRAP 1 through TRAP 31 instructions cause the status register and the PC to be pushed onto the stack. TRAP 0 is similar to a hardware reset because it does not push the status register or PC onto the stack; it differs from a hardware reset because it does not cause the GSP's internal registers to be set to a known initial state. TRAP 8 is similar to an NMI interrupt, except that the NMIM (NMI mode) bit in the HSTCTLL register has no effect on instruction execution; the status register and PC are stacked unconditionally when TRAP 8 is executed.

A 32-bit vector address is associated with each software trap. To determine the vector address for a trap number N, where N = 0 through 31, subtract 32N from >FFFF FFE0. Figure 8-1 on page 8-2 shows the vector addresses for the software traps.

## 8.6 Illegal Opcode Interrupts

The GSP recognizes several reserved opcodes as illegal. When one of these opcodes is encountered in the instruction stream, the GSP will trap to vector number 30, located at memory address >FFFF FC20. An illegal opcode is similar in effect to a TRAP 30 instruction. The illegal opcode interrupt cannot be disabled. Table 8-6 lists ranges of illegal opcodes.

#### Table 8-6. Illegal Opcodes Ranges

>0000 through >00FF >0200 through >02FF >0400 through >04FF >0800 through >08FF >0A00 through >0AFF >0C00 through >0CFF >0E00 through >0EFF >3400 through >37FF >9E00 through >7FFF >BE00 through >BFFF >BB00 through >DEFF >FE00 through >DEFF

## 8.7 Reset

Reset puts the TMS34010 into a known initial state. It is entered when the input signal at the RESET pin is asserted low. RESET must remain active low for a minimum of 40 local clock (LCLK1 and LCLK2) periods to ensure that the TMS34010 has sufficient time to establish its initial internal state.

While RESET remains asserted, all outputs are in a known state, no DRAM-refresh cycles take place, and no screen-refresh cycles are performed.

At the low-to-high transition of the RESET signal, the state of the HCS input determines whether the GSP will be halted or begin executing instructions. The GSP may be in one of two modes, host-present or self-bootstrap mode.

#### • Host-Present Mode

If HCS is high at the end of reset, GSP instruction execution is halted and remains halted until the host clears the HLT (halt) bit in HSTCTL (host control register). Following reset, the eight RAS-only refresh cycles required to initialize the dynamic RAMs are performed automatically by the GSP memory control logic. As soon as the eight RAS-only cycles are completed, the host is allowed access to GSP memory. At this time, the GSP begins to automatically perform DRAM refresh cycles at regular intervals. The GSP remains halted until the host clears the HLT bit. Only then does the GSP fetch the level-0 vector address from location >FFFF FFE0 and begin executing its reset service routine.

#### • Self-Bootstrap Mode

If  $\overline{\text{HCS}}$  is low at the end of reset, the GSP first performs the eight  $\overline{\text{RAS}}$ -only refresh cycles required to initialize the DRAMs. Immediately following the eight  $\overline{\text{RAS}}$ -only cycles, the GSP fetches the level-0 vector address from location >FFFF FFE0, and begins executing its reset service routine.

Unlike other interrupts and software traps, reset does not save previous ST or PC values. This is because the value of the stack pointer just before a reset is generally not valid, and saving its value on the stack is unnecessary. A TRAP 0 instruction, which uses the same vector address as reset, similarly does not save the ST or PC values.

#### 8.7.1 Asserting Reset

A reset is initiated by asserting the RESET input pin at its active-low level. To reset the GSP at power up, RESET must remain active low for a minimum of 40 local clock periods after power levels have become stable. At times other than power up, the GSP is also reset by holding RESET low for a minimum of 40 clock periods. The 40-clock interval is required to bring GSP internal circuitry to a known initial state. While RESET remains asserted, the output and bidirectional signals are driven to a known state.

The GSP drives its RAS signal inactive high as long as RESET remains low. The specifications for certain DRAM and VRAM devices, including the TMS4161, TMS4164 and TMS4464 devices, require that the RAS signal be driven inactive-high for 100 microseconds during system reset. Holding RESET low for 150 microseconds will cause the  $\overline{RAS}$  signal to remain high for the 100 microseconds required to bring the memory devices to their initial states. DRAMs such as the TMS4256 specify an initial  $\overline{RAS}$  high time of 200 microseconds,  $t \in TMS4256$  be held low for 250 microseconds. In general, holding  $\overline{R!} + \frac{1}{2}$  low for t microseconds ensures that  $\overline{RAS}$  remains high initially for t - 50 microseconds.

### 8.7.2 Suspension of DRAM-Refresh Cycles During Reset

An active-low level at the RESET pin is confidented to be a power-up condition, and DRAM refresh is not performed until the trigges inactive high. Consequently, the previous contents of the local memory may not be valid after a reset.

### 8.7.3 Initial State Following Reset

While the RESET pin is asserted low, the GSP's output and bidirectional pins are forced to the states listed in Table 8-7.

| Outputs Driven<br>To High level                | Outputs Driven<br>To Low Level | Bidirectional<br>Pins Driven to<br>High Impedance |
|------------------------------------------------|--------------------------------|---------------------------------------------------|
| DDOUT<br>Y<br>TR/OE<br>RAS<br>CAS<br>W<br>HINT | BLANK                          | HSYNC<br>VSYNC<br>HDO-HD15<br>LAD0-LAD15          |

Table 8-7. State of Pins During a Reset

Immediately following reset, all I/O registers are cleared (set to >0000), with the possible exception of the HLT bit in the HSTCTL register. The HLT bit is set to 1 if HCS is high just before the low-to-high transition of RESET.

Just before execution of the first instruction in the reset routine, the TMS34010's internal registers are in the following state:

- General-purpose register files A and B are uninitialized.
- The ST is set to >0000 0010.
- The PC contains the 32-bit vector fetched from memory address > FFFF FFE0.

The instruction cache is in the following state at this time:

- The SSA (segment start address) registers are uninitialized.
- The LRU (least recently used) stack is set to the initial sequence 0,1,2,3, where 0 occupies the most-recently-used position, and 3 occupies the least-recently-used position.
- All P (present) flags are cleared to 0s.

#### 8.7.4 Activity Following Reset

Immediately following the low-to-high transition of RESET, the GSP performs a series of eight RAS-only memory cycles to bring the DRAMs and VRAMs to their initial operating states. These cycles are completed before any accesses of the GSP's memory (by either the GSP or host processor) are allowed to occur. If the host processor attempts to access the GSP memory indirectly before the eight RAS-only cycles have completed, it will receive a not-ready signal from the GSP until the cycles have completed. The eight RAS-only cycles occur regardless of the initial value to which the HLT bit in the HSTCTL register is set.

Each of the eight  $\overline{RAS}$ -only cycles is a standard DRAM-refresh cycle. The  $\overline{RF}$  bus status signal output with the row address is active low. The row address is all 0s.

Following the eight  $\overline{RAS}$ -only cycles, the GSP automatically begins to initiate a new DRAM-refresh cycle every 32 GSP local clock cycles. The first DRAM refresh cycle begins approximately 32 local clock periods after the end of reset. A DRAM-refresh cycle will continue to be initiated every 32 GSP clock cycles until the DRAM-refresh rate is changed by the GSP or host processor.

The GSP is configured by means of an external signal input on the  $\overline{\text{HCS}}$  pin to either:

- Begin executing instructions immediately after reset is completed (selfbootstrap mode) or
- Halt until the host processor instructs it to begin executing (host-present mode)

#### 8.7.4.1 Self-Bootstrap Mode

In self-bootstrap mode, the GSP begins executing instructions immediately following reset. This mode is typically used in a system in which the reset vector and reset service routine are contained in nonvolatile memory, such as a bootstrap ROM. This type of system does not necessarily require a host processor, and the GSP may be responsible for performing host processor functions for the system.

The GSP is configured in self-bootstrap mode when the  $\overline{\text{HCS}}$  pin is low just before the low-to-high transition of  $\overline{\text{RESET}}$ . The low  $\overline{\text{HCS}}$  level forces the HLT bit to 0. Immediately following the end of reset and the eight  $\overline{\text{RAS}}$ -only cycles, the GSP fetches the level-0 vector address and begins executing the reset interrupt routine.

At the low-to-high transition of RESET, the HCS input is internally delayed before being checked to determine how to set the HLT bit. In a system without a host processor, for instance, this permits the HCS and RESET pins to be tied together, eliminating the need for additional external logic.

Transitions of the  $\overline{\text{HCS}}$  and  $\overline{\text{RESET}}$  signals are assumed to be asynchronous with respect to the GSP local clock.  $\overline{\text{HCS}}$  and  $\overline{\text{RESET}}$  are internally synchronized to the local clock by being held in latches for at least one clock period before being used by the GSP. The delay through the synchronizer latch is from one to two local clock periods, depending on the phase of the signal transitions relative to the clock. To permit the  $\overline{\text{HCS}}$  and  $\overline{\text{RESET}}$  pins to be wired

together, GSP on-chip logic delays the  $\overline{\text{HCS}}$  low-to-high transition to ensure that it is detected **after** the  $\overline{\text{RESET}}$  low-to-high transition. The level of the delayed  $\overline{\text{HCS}}$  signal at the time the low-to-high  $\overline{\text{RESET}}$  transition is detected determines the setting of the HLT bit.

#### 8.7.4.2 Host-Present Mode

Host-present mode assumes that a host processor is connected to the GSP's host interface pins. In this mode, the GSP local memory can be composed entirely of RAM (no ROM). Following reset, the host processor must download the initial program code, interrupt vectors, and so on, before allowing the GSP to begin executing instructions.

The GSP is configured in host-present mode as follows. On the trailing edge of RESET, the HCS (host interface chip select) input is sampled. If the HCS pin is inactive high, internal logic forces the HLT (halt) bit to a 1. In this fashion, the GSP is automatically halted following reset, and will not begin execution of its reset service routine until the host processor loads a 0 to HLT. In the meantime, the host processor is able to load the memory and I/O registers with the appropriate initial values before the GSP begins executing instructions. This may include writing the reset vector and reset service routine into the GSP's memory, for example.

No additional external logic is required to force  $\overline{\text{HCS}}$  high before the low-tohigh transition of  $\overline{\text{RESET}}$ . The simple external decode logic typically used will drive the  $\overline{\text{HCS}}$  input active low only when one of the GSP's host interface registers is addressed by the host processor. Assuming that the host processor is not actively chip-selecting the GSP at the end of reset,  $\overline{\text{HCS}}$  is high.

# 9. Screen Refresh and Video Timing

The TMS34010 generates the synchronization and blanking signals used to drive a video screen in a graphics system. The GSP can be programmed to support a variety of screen resolutions and interlaced or noninterlaced video. If desired, the GSP can be programmed to synchronize to externally generated video signals. The GSP also supports the use of video RAMs by generating the memory-to-shift-register cycles necessary to refresh a screen.

This section includes the following topics:

| Sectio |                         | Page |
|--------|-------------------------|------|
| 9.1    | Video Timing Signals    |      |
| 9.2    | Screen Sizes            | 9-3  |
| 9.3    | Video Timing Registers  |      |
| 9.4    | Horizontal Video Timing | 9-6  |
| 9.5    | Vertical Video Timing   |      |
| 9.6    | Display Interrupt       | 9-14 |
|        | Dot Rate                |      |
| 9.8    | External Sync Mode      | 9-16 |
| 9.9    | Video RAM Control       |      |

## 9.1 Video Timing Signals

The TMS34010 generates horizontal sync, vertical sync, and blanking signals (HSYNC, VSYNC, and BLANK) on chip. The GSP's video timing logic is driven by the video input clock (VCLK). The sync and blanking signals control the horizontal and vertical sweep rates of the screen and synchronize the screen display to data output by the VRAMs.

- **HSYNC** is the horizontal sync signal used to control external video circuitry. It may be configured as an input or an output via the DXV and HSD bits in the DPYCTL register. When DXV=0 and HDS=0, external video is selected and HSYNC is an input. Otherwise, HSYNC is an output.
- **VSYNC** is the vertical sync signal used to control external video circuitry. It may be configured as an input or an output via the DXV bit in the DPYCTL register. If DXV=1, internal video is selected and VSYNC is an output. If DXV=0, external video is selected and VSYNC is an input.
- **BLANK** is used to turn off a CRT's electron beam during horizontal and vertical retrace intervals. The signal output at the BLANK pin is a composite of the internally generated horizontal and vertical blanking signals. BLANK can also be used to control starting and stopping of the VRAM shift registers.
- VCLK is derived from the dot clock of the external video system. VCLK drives the internal video timing logic.

## 9.2 Screen Sizes

The TMS34010's 26-bit word address provides direct addressing of up to 128 megabytes of external memory. This address reach supports very high-resolution displays. For example, the designer of a large TMS34010-based system could decide to use the lower half of the address space for display memory, and use the upper half for storing programs and data. Half of this memory space, for example, could be used as a display memory, and the remaining memory can be used for programs and data. The 64-megabyte display memory in this example could support the following display sizes:

- 8192 by 4096 pixels at 16 bits per pixel
- 8192 by 8192 pixels at 8 bits per pixel
- 16,384 by 8192 pixels at 4 bits per pixel
- 16,384 by 16,384 pixels at 2 bits per pixel
- 32,768 by 16,384 pixels at 1 bit per pixel

The video timing registers also support high-resolution displays. The 16-bit vertical counter register, VCOUNT, directly supports screen lengths of up to 65,536 lines. The 16-bit horizontal counter register, HCOUNT, does not directly limit the horizontal resolution. Each horizontal line can be programmed to be up to 65,536 VCLK (video clock) periods long. The VCLK period, however, is an arbitrary number of dot-clock periods in length, depending on the external divide-down logic used to produce the VCLK signal from the dot clock. Thus, the number of pixels per line supported by the GSP horizontal timing registers is limited only by the amount of video memory that is present.

# 9.3 Video Timing Registers

The video timing registers are a subset of the I/O registers described in Section 6. The values in the video timing registers control the video timing signals. These registers are divided into two groups:

- Horizontal timing registers control the timing of the HSYNC signal and the internal horizontal blanking signal.
  - **HCOUNT** counts the number of VCLK periods per horizontal scan line.
  - **HESYNC** specifies the point in a horizontal scan line at which the HSYNC signal ends.
  - **HEBLNK** specifies the endpoint of the horizontal blanking interval.
  - **HSBLNK** specifies the starting point of the horizontal blanking interval.
  - **HTOTAL** defines the number of VCLK periods allowed per horizontal scan line.
- **Vertical timing registers** control the timing of the VSYNC signal and the internal vertical blanking signal.
  - VCOUNT counts the horizontal scan lines in the screen display.
     VESYNC specifies the endpoint of the VSYNC signal.
     VEBLNK specifies the endpoint of the vertical blanking interval.
     VSBLNK specifies the starting point of the vertical blanking interval.
     VTOTAL specifies the value of VCOUNT at which VSYNC may begin.

Figure 9-1 illustrates the relationship between the horizontal and vertical timing signals in the construction of a two-dimensional raster display pattern. The vertical sync and blanking signals span an entire frame. The horizontal sync and blanking signals span a single horizontal scan line within the frame. HBLNK and VBLNK are the internal horizontal and vertical blanking signals that combine to form the BLANK signal output. The display is active (not blanked) only when HBLNK and VBLNK are both inactive high.



Figure 9-1. Horizontal and Vertical Timing Relationship

Horizontal front porch refers to the interval between the beginning of horizontal blanking and the beginning of the horizontal sync signal. Horizontal back porch is the interval between the end of the horizontal sync signal and the end of horizontal blanking.

Vertical front porch refers to the interval between the beginning of vertical blanking and the beginning of the vertical sync signal. Vertical back porch is the interval between the end of the vertical sync signal and the end of vertical blanking.

## 9.4 Horizontal Video Timing

The following discussion applies to internally generated video timing (the DXV and HSD bits in the DPYCTL register are set to 1 and 0, respectively). Horizontal timing signals are the same for interlaced and noninterlaced video.

The HESYNC, HEBLNK, HSBLNK, and HTOTAL registers control horizontal signal timing as shown in Figure 9-2. All horizontal timing parameters are specified as multiples of VCLK. The time between the start of two successive HSYNC pulses is specified by HTOTAL. HCOUNT counts from 0 to the value in HTOTAL and then repeats. The value in HTOTAL represents the number of VCLK periods, minus one, per horizontal scan line. The value in HESYNC represents the duration of the sync pulse, minus one. The values in HEBLNK and HSBLNK specify the beginning and end points of the horizontal blanking interval.



Figure 9-2. Horizontal Timing

Figure 9-3 shows the internal logic used to generate the horizontal timing signals. HCOUNT is incremented once each VCLK period (on the high-to-low transition) until it equals the value in HTOTAL. On the next VCLK period following HCOUNT=HTOTAL, HCOUNT is reset to 0, and begins counting again.

The limits of the horizontal sync pulse are defined by the values in HESYNC and HTOTAL. HSYNC is driven active low when HCOUNT=HTOTAL; it is driven inactive high when HCOUNT=HESYNC. After HCOUNT becomes equal to HTOTAL or HESYNC, there is a one-clock delay before the active/inactive transition takes place at the HSYNC pin.

The internal HBLNK signal is driven active low after HCOUNT=HSBLNK; it is driven inactive high after HCOUNT=HEBLNK. HBLNK is logically ORed (negative logic) with VBLNK to produce the BLANK signal; that is, BLANK goes low when either HBLNK or VBLNK is low. After HCOUNT becomes equal to HSBLNK or HEBLNK, there is a one-clock delay before the transition takes place at the BLANK pin.



Figure 9-3. Horizontal Timing Logic - Equivalent Circuit

Figure 9-4 illustrates horizontal signal generation. In this example, HTOTAL=N, HSBLNK=N-2, HESYNC=2, and HEBLNK=4. Signal transitions at the HSYNC and BLANK pins occur at high-to-low VCLK transitions. After HCOUNT becomes equal to HTOTAL, HSBLNK, HESYNC, or HEBLNK, there is a one-clock delay before the transition takes place at the HSYNC or BLANK pin.

When HCOUNT=HSBLNK (shortly before the end of the horizontal scan), horizontal blanking begins. At this time, the DIP (display interrupt) bit in the INTPEND register will be set to 1 if VCOUNT=DPYINT. The next screen-refresh cycle may also occur at this time – the GSP can be programmed to refresh the screen after one, two, three, or four scan lines.



HSBLNK = N-2 HTOTAL = N HESYNC = 2 HEBLNK = 4

Figure 9-4. Example of Horizontal Signal Generation

### 9.5 Vertical Video Timing

The following discussion applies to internally generated video timing (the DXV bit in the DPYCTL register is set to 1).

The VESYNC, VEBLNK, VSBLNK, and VTOTAL registers control vertical signal timing as shown in Figure 9-5. All vertical timing parameters are specified as multiples of the horizontal sweep time H, where

 $H = (HTOTAL + 1) \times (VCLK period)$ 

VTOTAL specifies the time interval between the start of two successive vertical sync pulses; this value is the number of H intervals, less one, in each vertical frame. VESYNC represents the duration of the VSYNC pulse, less one, in each vertical frame. VSYNC's high-to-low and low-to-high transitions coincide with high-to-low transitions at the HSYNC pin.

VSBLNK and VEBLNK specify the starting and ending points of vertical blanking. Blanking begins when VTOTAL=VSBLNK and ends when VTOTAL=VEBLNK. Assuming that horizontal blanking is active at the start of each HSYNC pulse, transitions of the internal vertical blanking signal, VBLNK, occur while horizontal blanking is active.



Figure 9-5. Vertical Timing for Noninterlaced Display

Figure 9-6 shows the internal logic that generates the vertical timing signals. VCOUNT increments at the beginning of each HSYNC pulse until it equals the value in VTOTAL. When VCOUNT=VTOTAL, VCOUNT is reset to 0 and begins counting again. VSYNC is driven active low after VCOUNT=VTOTAL; *it* is driven inactive high after VCOUNT=VESYNC. The internal VBLNK signal is driven active low after VCOUNT=VSBLNK; it is driven inactive high after VCOUNT=VSBLNK; it is driven inactive high after VCOUNT=VSBLNK; to produce the BLANK signal. This description applies to a noninterlaced display. The vertical timing changes slightly for an interlaced display.



Figure 9-6. Vertical Timing Logic - Equivalent Circuit

### 9.5.1 Noninterlaced Video Timing

Noninterlaced scan mode is selected by setting the NIL bit in the DPYCTL register to 1. In this mode, each video frame consists of a single vertical field. Figure 9-7 shows the path traced by the electron beam on the screen. Box A shows the vertical retrace, which is an integral number of horizontal scan lines in duration. Box B shows the active portion of the frame. Solid lines represent lines that are displayed; dashed lines are blanked.



Figure 9-7. Electron Beam Pattern for Noninterlaced Video

Figure 9-8 illustrates the video timing signals that generate the display. In this example, VSBLNK=8, VTOTAL=9, VESYNC=1, and VEBLNK=2. (In actual applications, much larger values are used; these values were chosen for illustration only.) Each horizontal scan line is preceded by a horizontal retrace. The horizontal scan pattern repeats until VCOUNT=VTOTAL; VCOUNT is then reset to 0, and vertical retrace returns the beam to the top of the screen. BLANK is active low during both horizontal and vertical retrace intervals.

VCOUNT is incremented each time HCOUNT is reset to 0 at the end of a scan line. The  $\overrightarrow{VSYNC}$  output the start of  $\overrightarrow{HSYNC}$ . The  $\overrightarrow{VSY}$  output ends when VCOUNT=VTOTAL, coinciding with the start of  $\overrightarrow{HSYNC}$ . The  $\overrightarrow{VSY}$  output ends when VCOUNT=VESYNC; this also coincides with the start of an  $\overrightarrow{HSYNC}$  pulse.

The starting screen-refresh address is loaded from DPYSTRT into DPYADR at the end of the last active horizontal scan line preceding vertical retrace. This load is triggered when HCOUNT=HSBLNK and VCOUNT=VSBLNK.



Figure 9-8. Noninterlaced Video Timing Waveform Example

## 9.5.1.1 Interlaced Video Timing

Interlaced scan mode is selected when the NIL bit in the DPYCTL register is set to 0. In this mode, each display frame is composed of two fields of horizontal scan lines. The display consists of alternate lines from the two fields. This doubles the display resolution while only slightly increasing the frequency with which data is supplied to the screen.

Figure 9-9 illustrates the path traced by the electron beam on the screen. Figure 9-10 shows the timing waveforms used to generate the display in Figure 9-9. In this example, VSBLNK=6, VTOTAL=7, VESYNC=1, and VEBLNK=2. (In actual applications, much larger values are used; these values were chosen for illustration only.)

In interlaced mode, two separate vertical scans are performed for each frameone for the even line numbers (even field) and one for the odd line numbers (odd field). The even field is scanned first, starting at the top left of the screen (see Figure 9-9 *b*). When VCOUNT=VTOTAL, the vertical retrace returns the beam to the top of the screen, and the odd field is scanned (Figure 9-9 *d*). The electron beam starts scanning the odd and even fields at different points. The reason for this is illustrated in Figure 9-10. The end of the VSYNC pulse that precedes the even field coincides with start of an HSYNC pulse; however, the VSYNC pulse that precedes the odd field ends exactly halfway between two HSYNC pulses



Figure 9-9. Electron Beam Pattern for Interlaced Video

In interlaced mode, video timing logic operation is altered so that the odd field begins when HCOUNT=HTOTAL/2. The beam is thus positioned so that horizontal scan lines in the odd field fall between horizontal scan lines in the even field. To place each line of the odd field precisely between two lines of the even field, load HTOTAL with an odd number.

The transition from d to a in Figure 9-9 shows that the vertical retrace at the end of the odd field begins at the end of a horizontal scan line; that is, it coincides with the start of an HSYNC pulse, which results from the condition HCOUNT=HTOTAL. The VSYNC pulse duration is an integral number of horizontal scan retrace intervals. When vertical retrace ends and the active portion of the next even field begins, the beam is positioned at the beginning of a horizontal scan line.

Horizontal timing is similar for interlaced and noninterlaced displays. HCOUNT is reset to 0 at the end of each horizontal scan line. A screen-refresh cycle begins before the end of the line, coinciding with the start of the horizontal blanking interval. Assuming that the starting corner of the display is the upper left corner, the DUDATE field of the DPYCTL register is added to the screen-refresh address (SRFADR in the DPYADR register) to generate the row address for the next screen-refresh cycle. In interlaced mode, the DUDATE value must be twice that of the value needed to produce the same display in noninterlaced mode (that is, two times the difference in addresses between consecutive scan lines). This causes the screen refresh to skip alternate lines during the odd and even fields.

At the beginning of each vertical blanking interval, the screen-refresh address (SRFADR in the DPYADR register) is loaded with the starting value specified by the DPYSTRT register. When vertical blanking precedes an even field, the new DPYADR row address is incremented by half the value in the DUDATE field. This is in preparation to display line 2 (Figure 9-9 *b*). When vertical blanking precedes an odd field, the row address loaded into DPYADR from DPYSTRT is not incremented. In this case, the starting row address in DPYSTRT points to the beginning of line 1 (Figure 9-9 *d*).



Figure 9-10. Interlaced Video Timing Waveform Example

## 9.6 Display Interrupt

The TMS34010 can be programmed to interrupt the display when a specified line is displayed on the screen. This is called a display interrupt. It is enabled by setting the DIE bit in the INTENB register to 1 and loading the DPYINT register with the desired horizontal scan line number. When VCOUNT = DPYINT, the interrupt request is generated to coincide with the start of horizontal blanking at the end of the specified line.

The display interrupt request can be polled by disabling the interrupt (setting DIE=0) and checking the value of the DIP bit in the INTPEND register. Writing a 0 to DIP clears the request.

The display interrupt has several applications. It can be used to coordinate modifications of the bit map with the display of the bit map's contents, for example. While the bottom half of the screen is displayed, the GSP can modify the bit map of the top half of the screen, and vice versa.

The display interrupt is also useful in split screen applications. By modifying the contents of the DPYADR register halfway through a frame, different parts of the bit map can be displayed on the top and bottom halves of the screen. No special steps are necessary to ensure that loading a new value to DPYADR will not interfere with an ongoing screen-refresh cycle. The display interrupt is requested at the beginning of the horizontal blanking interval. If a screen-refresh cycle occurs during the same horizontal blanking interval, the GSP cannot respond to the interrupt request until the refresh cycle and subsequent updating of DPYADR are complete. This is true whether the interrupt is taken or the GSP simply polls the DIP bit and detects a 0-to-1 transition. After DIP has been set to 1, DPYADR can be loaded with a new value to achieve the split screen anytime before the next screen-refresh cycle.

## 9.7 Dot Rate

A typical screen must be refreshed 60 times per second for a noninterlaced scan or 30 times per second for an interlaced scan. For a noninterlaced display, the dot period (time to refresh one pixel) is estimated as:

Dot Period =  $\frac{(0.8)(1/60 \text{ second})}{(\text{pixels/line}) \times (\text{lines/frame})}$ 

For an interlaced display, the dot period is estimated as

Dot Period =  $\frac{(0.8)(1/30 \text{ second})}{(\text{pixels/line}) \times (\text{lines/frame})}$ 

The 0.8 factor in the numerator accounts for the fact that the display is typically blanked for about 20% of the duration of each frame. This factor varies somewhat from monitor to monitor.

During each dot period, the complete information for one pixel must be obtained from the display memory (or frame buffer). Thus, the rate at which video data must be supplied from the display memory (which is usually the limiting factor for large systems) is a function of pixel size as well as screen dimensions.

## 9.8 External Sync Mode

External sync mode allows the TMS34010 to use horizontal and vertical sync signals from an external source. This permits graphics images generated by the GSP to be superimposed upon or mixed with images from external sources.

External sync mode is selected by setting the DXV and HSD bits in the DPYCTL root  $1.0 \cdot to 0$ . HSYNC and VSYNC are now configured as inputs. (Alternately,  $1 \cdot \cdot \cdot \cdot$  can be configured as an output and VSYNC as an input by setting DXV=0 and HSD=1.) When an active-low sync pulse is input to one of these pins, the corresponding counter (HCOUNT or VCOUNT) is forced to all 0s. By forcing the counters to follow the external sync signals, the blanking intervals and screen-refresh cycles are also forced to follow the external video signals.

The HSYNC and VSYNC inputs are sampled on each VCLK rising edge. HCOUNT or VCOUNT will be cleared 2.5 clock periods (on a VCLK falling edge) following a high-to-low transition at the HSYNC or VSYNC pin, respectively. BLANK remains an output, but its timing is affected because the point at which HCOUNT and VCOUNT are cleared is controlled by the external sync signals. The 2.5-clock delay must be considered when selecting values for the HSBLNK and HEBLNK registers.

### 9.8.1 A Two-GSP System

One GSP can generate video timing for two GSPs. As Figure 9-11 shows, GSP #1 is configured for internal sync mode (DXV=1) and generates the sync timing. GSP #2 is configured for external sync mode (DXV=0 and HSD=0), and receives the HSYNC and VSYNC inputs from GSP #1. Assume that the video timing registers of the two devices are named as follows:

| GSP #1  | GSP#2   |
|---------|---------|
| HCOUNT1 | HCOUNT2 |
| HESYNC1 | HESYNC2 |
| HSBLNK1 | HSBLNK2 |
| HEBLNK1 | HEBLNK2 |
| HTOTAL1 | HTOTAL2 |
| VCOUNT1 | VCOUNT2 |
| VESYNC1 | VESYNC2 |
| VSBLNK1 | VSBLNK2 |
| VEBLNK1 | VEBLNK2 |
| VTOTAL1 | VTOTAL2 |

GSP #2's registers should be programmed in terms of the values in GSP #1's registers, as shown in Table 9-1. The BLANK signals from GSP #1 and GSP #2 are the same, and switch in unison on the same VCLK edges. When HCOUNT1 is cleared on a VCLK falling edge, HCOUNT2 is cleared three full VCLK periods later. For short horizontal blanking periods, HEBLNK2 may need to be loaded with a value that is less than zero. For example, assume that HSBLNK1=HTOTAL1-4 and HEBLNK1=1 (that is, the horizontal blanking interval is six VCLK periods). To ensure that GSP #2's horizontal blanking interval begins and ends at the same time as GSP #1's, GSP #2's registers must be loaded with values so that HSBLNK2=HTOTAL1-8 and HEBLNK2=HTOTAL1-2.



Figure 9-11. External Sync Timing - Two GSP Chips

The values in HTOTAL2 and VTOTAL2 must be large enough so that the conditions HCOUNT=HTOTAL and VCOUNT=VTOTAL do not cause HCOUNT and VCOUNT, respectively, to be cleared before the leading edges of the external horizontal and vertical sync pulses occur. In the example in Table 9-1, HTOTAL2 and VTOTAL2 are set to their maximum values. The value of HESYNC2 must be such that HCOUNT=HESYNC2 occurs between the end of an external HSYNC pulse and the beginning of the next external HSYNC2 occurs between the end of an external VSYNC2 must be such that VCOUNT=VESYNC2 occurs between the end of an external VSYNC pulse and the beginning of the next external HSYNC2 pulse.

#### Table 9-1. Programming GSP #2 For External Sync Mode

HEBLNK2 = HEBLNK1 - 3 HSBLNK2 = HSBLNK1 - 3 HTOTAL2 = 65535 HESYNC2 = (HEBLNK2 + HSBLNK2)/2<sup>†</sup> VEBLNK2 = VEBLNK1 VSBLNK2 = VSBLNK1 VTOTAL2 = 65535 VESYNC2 = (VEBLNK2 + VSBLNK2)/2<sup>†</sup>

<sup>†</sup> Suggested value; see description in text.

Since the internal counter can only be resolved to the nearest VCLK edge, precise synchronization with an external video source can be achieved only when VCLK is harmonically related to the external horizontal sync signal. In general, however, the HSYNC and VSYNC inputs are allowed to change asynchronously with respect to VCLK, although the precise VCLK edge at which an external sync pulse is recognized can be guaranteed only if the setup and hold times specified for sync inputs are met.

### 9.8.2 External Interlaced Video

External sync mode can be used for both interlaced and noninterlaced displays. When locking onto external interlaced sync signals, the GSP discriminates between the odd and even fields of the external video signals based on whether its internal horizontal blanking is active at the time that the start of the external vertical sync pulse is detected. In Figure 9-10, for example, the even field begins at a point where HBLNK is active low, and the odd field begins while HBLNK is high.

In interlaced mode, the discrimination between the even and odd fields of an external video source is based on the value of HCOUNT at a point two VCLK periods past the rising VCLK edge at which the GSP detects the VSYNC input's high-to-low transition. If HCOUNT contains a value greater than the value in HEBLNK, but less than or equal to the value in HSBLNK, the GSP assumes that the vertical sync pulse precedes the start of an odd field. Otherwise, the next field is assumed to be even. Alternatively, the GSP can be placed in noninterlaced mode, even though the external sync signals it is locking onto are for an interlaced display. In this case, the GSP will simply cause identical display information to be output to the monitor during the odd and even fields.

## 9.9 Video RAM Control

The TMS34010 automatically schedules the VRAM (video RAM) memoryto-shift-register cycles needed to refresh a video monitor screen. These cycles are referred to as *screen-refresh* cycles.

In addition to automatic screen-refresh cycles, the GSP can be configured to perform memory-to-shift-register and shift-register-to-memory cycles under the explicit control of software executing on the GSP's internal processor. One of the primary uses for this capability is to facilitate nearly instantaneous clearing of the screen. The screen is cleared in 256 memory cycles or less by means of a technique referred to here as *bulk initialization* of the display memory.

### 9.9.1 Screen Refresh

A screen-refresh cycle loads the VRAM shift registers with a portion of the display memory corresponding to a scan line of the display. The internal requests for these cycles occur at regular intervals coinciding with the start of the horizontal blanking intervals defined by the video timing registers. When horizontal blanking ends, the contents of the shift registers are clocked out serially to drive the video inputs of a monitor. A screen-refresh cycle typically occurs prior to each active line of the display.

#### 9.9.1.1 Display Memory

The *display memory* is the area of memory which holds the graphics image output to the video monitor. This memory is typically implemented with VRAMs. During a screen-refresh cycle, a portion of the display memory corresponding to one (or possibly more) scan lines of the display are loaded into the VRAM shift registers. Depending on the screen dimensions selected, not all portions of the display memory are necessarily output to the monitor.

The width of the display memory is referred to as the *screen pitch*, which is the difference in 32-bit memory addresses between two vertically-adjacent pixels on the screen. The screen pitch is also the difference in starting memory addresses of the video data for two consecutive scan lines. When XY addressing is used, the screen pitch must be a power of two to facilitate the conversion of XY addresses to memory addresses. The value loaded into the DUDATE field of the DPYCTL register represents the screen pitch, and is the amount by which the screen-refresh address is incremented (or decremented) following each screen-refresh cycle.

The portion of display memory that is actually output to the monitor is referred to as the *on-screen memory*. The starting location of the on-screen memory is specified by the SRFADR field in the DPYSTRT register.

The starting screen-refresh address is output during the screen-refresh cycle that occurs at the start of each frame. At the end of the screen-refresh cycle, the address is incremented to point to the area of memory containing the pixels for the second scan line. The process is repeated for each subsequent scan line of the frame.

A screen-refresh cycle typically affects all video RAMs in the system. A memory-to-shift-register cycle transfers data from a selected row of memory to the internal shift register of each VRAM. The data is then shifted out to refresh the display.

A screen-refresh cycle takes place during the horizontal blanking interval that precedes a scan line to be displayed. Typically, the shift registers containing the video data for the line are clocked only during the active portion of the scan line, that is, when the BLANK output is high. At higher dot rates, the pixel clock or dot clock used to shift video data to the monitor is run through a frequency divider to create the VCLK signal input to the GSP.

The 8-bit row address output during the screen-refresh cycle specifies the row in memory to be loaded into the shift register internal to the VRAM. The number of bits of video data transferred to the shift registers of all the VRAMs in the system during a single screen-refresh cycle is calculated by multiplying the number of VRAMs times the length of the shift register in each VRAM. For example, 64 TMS4161 (64K-by-1) VRAM devices are sufficient to contain the bit map for a 1024-by-1024-pixel display with four bits per pixel. The length of the shift register in each TMS4161 is 256 bits. Thus, in a single screen-refresh cycle, a total of 64 times 256, or 16,384, bits are loaded. This is enough data to refresh four complete scan lines of the display. In general, a single screen-refresh cycle performed during a horizontal blanking interval is sufficient to supply one or more complete scan lines worth of data to the video monitor screen.

### 9.9.1.2 Generation of Screen-Refresh Addresses

The DPYADR, DPYCTL, DPYSTRT, and DPYTAP registers are used to generate the addresses output during screen-refresh cycles. Figure 9-12 shows these four registers, and indicates the register fields which determine the way in which screen-refresh addresses are generated.





- DPYADR contains the SRFADR field, which is a counter that generates the addresses output during screen-refresh cycles.
- DPYSTRT contains the SRSTRT field, the starting address loaded into SRFADR at the beginning of each frame.
- DPYCTL contains several fields that affect screen-refresh addresses. The 8-bit DUDATE field is loaded with seven 0s and a single 1 that points to the bit position within SRFADR (bits 2-9 of DPYADR) at which the address is to be incremented (or decremented) at the end of each screen-refresh cycle. The ORG bit determines whether the screen-refresh address is incremented or decremented. If ORG=0, the screen origin is located at the top left corner of the screen and the address is incremented; otherwise, it is decremented. The NIL bit determines whether the GSP is configured to generated an interlaced (NIL=0) or noninterlaced (NIL=1) display. The generation of screen-refresh addresses can be modified to accommodate either type of display.
- The DPYTAP register is used to specify screen-refresh address bits to right of the position at which DUDATE increments the address. DPY-TAP provides the additional control over screen-refresh address generation necessary to allow the screen to pan through the display memory.

Bits not directly involved in address generation are shaded in Figure 9-12.

The address output during a screen-refresh cycle identifies the starting pixel on the scan line about to be output to the monitor. Figure 9-13 (page 9-22) shows a 32-bit logical address of the first pixel on one of the scan lines appearing on the screen. The screen-refresh address consists of bits 4–23 of the logical address, which are generated by combining the values contained in SRFADR and DPYTAP. Where SRFADR and DPYTAP overlap (bits 10–17 of the logical address), the address bits are generated by logical ORing the corresponding bits of SRFADR and DPYTAP. The 8-bit DUDATE value contains seven 0s and a single 1 pointing to the position at which SRFADR is to be incremented (or decremented). The DPYTAP register should be loaded with the portion of the pixel address in Figure 9-13 lying to the right of the position indicated by the DUDATE pointer bit. SRFADR contains the portion of the pixel address that is incremented by the DUDATE pointer bit.

Following system power up, the software loads the starting screen-refresh address into the DPYSTRT register and the increment to the screen-refresh address into the DPYCTL register. For a typical CRT display, the starting address is the address in memory of the pixel that appears in the upper left corner of the display. If ORG bit in DPYCTL is 0, the *1's complement* of the starting address should be loaded into DPYSTRT. If ORG=1, the starting address loaded into DPYSTRT should *not* be complemented.

DPYADR is automatically loaded with the starting display address from DPYSTRT prior to the start of each frame. As shown in Figure 9-14 *a*, bits 2-15 of DPYSTRT (SRSTRT) are loaded into bits 2-15 of DPYADR (SRFADR). The load occurs coincident with the start of the horizontal blanking interval that occurs just at the end of the last active scan line of the preceding frame.



Figure 9-13. Logical Pixel Address

The address output during each screen-refresh cycle is contained in bits 2 through 15 of the DPYADR register (the 14-bit SRFADR field). As shown in Figure 9-14 *b*, DPYADR bits 4-15 are output at the LADO-LAD11 pins during the row address time of the screen-refresh cycle. If ORG=0, the DPYADR bits are inverted before being output; otherwise, they are output unaltered. Zeros (logic-low level) are output on LAD12-LAD14, and a one (logic-high level) is output on LAD15; this is the  $\overline{RF}$  status bit.

During the column address time of the screen-refresh cycle, bits 2–6 of DPYADR are output at LAD6-LAD10. If ORG=0, the DPYADR bits are inverted before being output. DPYTAP bits 6–10 are ORed with DPYADR bits 2–6 and output at LAD6-LAD10. Bits 0–5 and 11–13 of DPYTAP are output at LAD0-LAD5 and LAD11-LAD13, respectively. Zeros are output at LAD14-LAD15 (the  $\overline{TR}$  and IAQ status bits).

After the row and column addresses have been output, the address in DPYADR bits 2–15 is decremented by the 8-bit value in DPYCTL bits 2–9 (the DUDATE field). This is done in preparation for the next screen-refresh cycle. The 8-bit DUDATE value is a binary number consisting of seven 0s and a single 1. This single 1 indicates the position at which DPYADR will be decremented. If ORG=0, the screen-refresh address in DPYADR is effectively incremented; the one's complement of the address contained in DPYADR is decremented by the DUDATE amount, but is inverted before being output. This is equivalent to incrementing the address. If ORG=1, the address is decremented.



(b) Row-Address Time

Figure 9-14. Screen-Refresh Address Generation



(c) Column-Address Time

Figure 9-14. Screen-Refresh Address Generation (Continued)



(d) Display-Address Update



#### 9.9.1.3 Screen Refresh for Interlaced Displays

The size of the DUDATE increment specified for an interlaced display should be twice that required for a noninterlaced display of the same dimensions. This allows every other line to be skipped during the even or odd field of an interlaced frame. Before the start of the even field, half the value of the DU-DATE increment is added to the starting address loaded into DPYADR to obtain the necessary starting displacement. The SRSTRT field in DPYSTRT points to the area of memory containing the video data for scan line 1 in the example of Figure 9-9 on page 9-11.

#### 9.9.1.4 Panning the Display

The DPYTAP register supports horizontal panning of the screen across a display memory that is larger than the screen. The value contained in the loworder bits of DPYTAP furnish the LSBs of the column address output during the screen-refresh cycle. Incrementing this value results in panning to the right; decrementing this value results in panning to the left.

#### 9.9.1.5 Scheduling of Screen-Refresh Cycles

The internal request for a screen-refresh cycle is generated when horizontal blanking begins. This gives the GSP essentially the entire horizontal blanking interval in which to perform the screen-refresh cycle. The delay from the start of horizontal blanking to the start of the screen-refresh cycle is called the *screen-refresh latency*, and is determined by the internal memory controller.

The best and worst case screen-refresh latencies are given in Table 9-2. In the best case, the delay from the high-to-low transition of the BLANK output to the start of the screen-refresh cycle (the time the row address is output) is only 3.25 machine states (or local clock periods). In the worst case, the delay is (7.25 + 2W) states, where W represents the number of wait states required per memory cycle. The worst case number is based on the fact that the start of the screen-refresh cycle can be delayed by up to three states if a read-modify-write operation began one state before the memory controller received the request for the screen-refresh cycle. A screen-refresh request is given higher priority than requests for DRAM-refresh, host-indirect or GSP CPU cycles; hence, no further delays will occur unless an external device generates a hold request.

#### Table 9-2. Screen-Refresh Latency

Min

3.25 states (7.25 + 2W) states

**Note:** *W* is the number of wait states per memory cycle.

Max

The horizontal blanking interval should be sufficiently long in duration for the screen-refresh cycle to be completed before blanking ends. The required minimum blanking interval is therefore about (9.25 + 3W) machine states, depending on how soon after the end of blanking the external video logic begins clocking the VRAM shift registers. Of course, this time must be translated from machine states (local clock periods) to VCLK periods to program the HEBLNK register.

The horizontal sync pulse is permitted to be as small as a single VCLK period in duration.

No screen-refresh cycles are performed during vertical blanking until nearly the end of vertical blanking – at the start of the horizontal blanking interval that precedes the first active scan line of the new frame.

## 9.9.2 Video Memory Bulk Initialization

VRAMs may be rapidly loaded with an initial value using a special GSP feature that converts pixel accesses to shift register transfers. This rapid loading method is referred to as bulk initialization of the video memory, and can be used with VRAMs such as the TMS4161 and TMS4461. When the SRT (shift register transfer) bit in the DPYCTL register is set to a 1, all reads and writes of pixel data are converted at the memory interface of the GSP to shift-register-transfer cycles. When SRT=0, pixel accesses are performed in normal fashion.

When SRT=1, the processor can initiate shift-register-transfer cycles under explicit program control. By performing a series of such cycles, some or all of the display memory can be set to an initial background color or pattern very rapidly (in a small fraction of one frame time). First, the VRAM shift registers are loaded with the initial value. The video memory is then set to the initial color or pattern one row at a time by writing the shift register contents to the memory.

During a shift-register-transfer cycle (when SRT=1), the row and column addresses are output in unaltered form; that is, the address is not affected by the state of SRT. The 8-bit row address output during the cycle designates which row in memory is involved in the transfer. The direction of the transfer is determined by whether the cycle is a read or a write. A write cycle such as a PIXT transfer from a general-purpose register to memory is converted to a VRAM shift-register-to-memory cycle. Similarly, a read cycle such as a PIXT transfer from memory to a general-purpose register is converted to a VRAM memory-to-shift-register cycle.

Only pixel transfers are affected by the SRT bit. The manner in which all other data accesses and instruction fetches are performed is not affected.

Before bulk initialization of the display memory, the VRAM shift registers are loaded with the solid color or pattern with which the display memory will be loaded. This can be done in one of two ways, by either

• Serially shifting bits into the shift register

or

 First loading a row of display memory with the color or pattern using a series of "normal" pixel writes (when SRT=0), and then loading the contents of this row into the shift register by means of a PIXT memory-to-register instruction (executed while SRT=1).

To speed up the bulk initialization operation further, a series of transfers can be made more rapidly by using a single FILL instruction in place of a series of PIXT instructions. The fill region is selected so that each pixel write cycle generates a new row address. The fill region is specified to be precisely 16 bits wide, the width of the memory data bus. Also, plane masking is disabled, transparency is turned off, and the pixel processing *replace* operation is selected. This ensures that each row is addressed only once during the course of the fill operation.

The number of bits of the display memory that are altered by a single shiftregister-to-memory transfer cycle is calculated by multiplying the number of VRAM devices by the number of shift register bits in each device. The entire frame buffer is loaded with the initial color or pattern in 256 memory cycles. This page intentionally left blank.

# 10. Host Interface Bus

A host processor can communicate with the TMS34010 by means of an interface bus consisting of a 16-bit data path and several transfer-control signals. The TMS34010's host interface provides a host with access to four programmable 16-bit registers (resident on the TMS34010), which are mapped into four locations in the host processor's memory or I/O address space. Through this interface, commands, status information, and data are transferred between the TMS34010 and host processor.

A host processor may read from or write to TMS34010 local memory indirectly via an autoincrementing address register and data port. This optional autoincrement feature supports efficient block moves. The TMS34010 and host can send interrupt requests to each other. A pin is dedicated to the interrupt request from the TMS34010 to the host. To allow block moves initiated by a host to take place more efficiently, the host may suspend TMS34010 program execution to eliminate contention with the TMS34010 for local memory. DRAM-refresh and screen-refresh cycles continue to occur while the TMS34010 is halted.

This section includes the following topics:

#### Section

| Sectio |                                | гауе  |
|--------|--------------------------------|-------|
| 10.1   | Host Interface Bus Pins        |       |
| 10.2   | Host Interface Registers       | 10-2  |
| 10.3   | Host Register Reads and Writes |       |
|        | Bandwidth                      |       |
| 10.5   | Worst-Case Delay               | 10-23 |

Dago

## 10.1 Host Interface Bus Pins

The GSP's host interface bus consists of a 16-bit bidirectional data bus and nine control lines. These signals are described in detail in Section 2.

#### 

form a 16-bit bidirectional bus, used to transfer data between the GSP and a host processor.

- > **HCS** is the host chip select signal. It is driven active low to allow a host processor to access one of the host interface registers.
- -> HFS0, HFS1

are function select pins. They specify which of four host interface registers a host will access (see Section 10.2).

- **HREAD** is driven active low to allow a host processor to read the contents of the selected host interface register, output on HD0-HD15.
- **HWRITE** is driven active low to allow a host processor to write the contents of HD0-HD15 to the selected host interface register.
- **HLDS** is driven low to enable a host processor to access the lower byte of the selected host interface register.
- **HUDS** is driven low to enable a host processor to access the upper byte of the selected host interface register.
- HRDY informs a host processor when the GSP is ready to complete an access cycle initiated by the host.
- **HINT** transmits interrupt requests from the GSP to a host processor.

## **10.2 Host Interface Registers**

The host interface registers are a subset of the I/O registers discussed in Section 6. The host interface registers can be accessed by both the GSP and the host processor. These registers occupy four 16-bit locations in the host processor's memory or I/O address map. One of these four locations is selected by placing a particular code on the two function select inputs, HFSO and HFS1, as shown in Table 10-1. A 16-bit host processor will typically connect two of its low-order address lines to HFSO and HFS1. An 8-bit processor typically connects two low-order address lines to HFSO-HFS1 and uses a third low-order address bit to enable either the upper or lower byte of the selected register by activating one of the byte select inputs, HUDS or HLDS. In the second case, the registers occupy eight 8-bit locations in the host processor's memory map.

| Part |      |      |                      | INTERNO  |
|------|------|------|----------------------|----------|
|      | HFS1 | HFS0 | Selected<br>Register |          |
|      | 0    | 0    | HSTADRL              | 18 BIT   |
|      | 0    | 1    | HSTADRH              | 16 B.T   |
|      | 1    | 0    | HSTDATA              | ]        |
| 1601 | 1    | 1    | HSTCTL               | 2.16 8.5 |

#### Table 10-1. Host Interface Register Selection

**HSTADRL** and **HSTADRH** contain the 16 LSBs and 16 MSBs, respectively, of a 32-bit pointer address. A host processor uses this address to indirectly access GSP local memory.

The **HSTDATA** register buffers data that is transferred through the host interface between GSP local memory and a host processor. HSTDATA contains the contents of the address pointed to by the HSTADRL and HSTADRH registers.

The **HSTCTL** register is accessible to the GSP as two separate I/O registers, HSTCTLL and HSTCTLH, but is accessed by a host processor as a single 16-bit register. HSTCTL contains several programmable fields that control host interface functions.

*NMI*. Nonmaskable interrupt, bit 8. Allows a host processor to interrupt GSP execution.

*NMIM*. NMI mode, bit 9. Specifies if the context of an interrupted program is saved when a nonmaskable interrupt occurs.

*CF.* Cache flush, bit 14. Setting this bit flushes the contents of the GSP instruction cache. A host processor can force the GSP to execute new code after a download by flushing old instructions out of cache.

*LBL*. Lower byte last, bit 13. Specifies which byte of a register an 8-bit host processor will access first.

*INCR*. Increment address before local read, bit 12. Controls whether the 32-bit pointer in the HSTADR registers will be incremented before being used in a local read cycle that updates the HSTDATA register.

*INCW.* Increment address after local write, bit 11. Controls whether the 32-bit pointer in the HSTADR registers will be incremented after being used in a local write cycle that transfers the contents of the HSTDATA register to memory.

*HLT*. Halt GSP program execution, bit 15. A host processor can halt the TMS34010's on-chip processor by setting this bit to 1.

*MSGIN*. Message in, bits 0–2. Buffers a 3-bit interrupt message from a host processor to the GSP.

*INTIN.* Input interrupt bit, bit 3. A host must load a 1 into this bit to generate an interrupt request to the GSP.

*MSGOUT.* Message out, bits 4–6. Buffers a 3-bit interrupt message from the GSP to a host.

*INTOUT.* Interrupt out, bit 7. The GSP must load a 1 to this bit to send an interrupt request to a host processor.

## 10.3 Host Register Reads and Writes

Host interface read and write cycles are initiated by the host processor and are controlled by means of the  $\overline{HCS}$ ,  $\overline{HWRITE}$ ,  $\overline{HREAD}$ ,  $\overline{HUDS}$ , and  $\overline{HLDS}$  signals. Host-initiated accesses of the register selected by the function-select code input on HFS0 and HFS1 are controlled as follows:

- While HCS, HLDS, and HWRITE are active low, the contents of HD0-HD7 are latched into the lower byte of the selected register.
- While HCS, HUDS, and HWRITE are active low, the contents of HD8-HD15 are latched into the upper byte of the selected register.
- While HCS, HLDS, and HREAD are active low, the contents of the lower byte of the selected register are driven onto HD0-HD7.
- While HCS, HUDS, and HREAD are active low, the contents of the upper byte of the selected register are driven onto HD8-HD15.

As this list indicates, at least three control signals *must* be active at the same time to initiate an access. The last of the three signals to become active begins the access, and the first of the three signals to become inactive signals the end of the access. A signal that begins or completes an access is referred to in the following discussion as the *strobe* signal for the cycle. Any of the signals listed above may be a strobe. Figure 10-1 shows a functional representation of the logic that controls the GSP's host interface.



Figure 10-1. Equivalent Circuit of Host Interface Control Signals

The designer must ensure that HREAD and HWRITE are never active low simultaneously during an access of a host interface register; this may cause internal damage to the device.

### **10.3.1 Functional Timing Examples**

The functional timing examples in this section are based on the circuit shown in Figure 10-1.

- The HCS input is the strobe in Figure 10-2 and Figure 10-3.
- The HWRITE signal is the strobe in Figure 10-4.
- The HREAD signal is the strobe in Figure 10-5.
- The HUDS and HLDS signals are strobes in Figure 10-6 and Figure 10-7.



Figure 10-2. Host 8-Bit Write with HCS Used as Strobe



Figure 10-3. Host 8-Bit Read with HCS Used as Strobe



Figure 10-4. Host 16-Bit Read with HREAD Used as Strobe



Figure 10-5. Host 16-Bit Write with HWRITE Used as Strobe



Figure 10-6. Host 16-Bit Write with HLDS, HUDS Used as Strobes



Figure 10-7. Host 16-Bit Read with HLDS, HUDS Used as Strobes

#### 10.3.2 Ready Signal to Host

The default state of the bus ready output pin, HRDY, is active high. HRDY is driven inactive low to force the host processor to wait in circumstances in which the GSP is not prepared to allow a host-initiated register access to be completed immediately.

HRDY is always driven low for a brief period at the beginning of a read or write access of the HSTCTL register. When the host attempts to read from or write to the HSTCTL register, HRDY is driven low at the beginning of the access, and is driven high again after a brief interval of one to two local clock cycles.

When the host processor performs certain types of host interface register accesses, a local memory cycle results. For example, in reading from or writing to the HSTDATA register, a read or write cycle on the local bus will result. If the host processor attempts to perform an access that will initiate a second local memory cycle before the GSP has had sufficient time to complete the first, the GSP will drive its HRDY output low to indicate that the host must wait before completing the access. When the GSP has completed the local memory cycle resulting from the previous access, it drives HRDY high to indicate that the host processor can now complete its second access. A data transfer through the host interface takes place only when some combination of HCS, HREAD, HWRITE, HUDS, and HLDS are active simultaneously; however, the HRDY signal is activated by the HCS input alone. HRDY can be active-low only while the GSP is chip-selected by the host processor, that is, only when HCS is active low. A high-to-low transition on HRDY follows a high-to-low transition on HCS. The benefit of this mode of operation is that HRDY becomes valid as soon as HCS goes low, which typically is early in the cycle. HRDY is always driven high when HCS is inactive high.

A transient low level on the  $\overline{\text{HCS}}$  input may cause a corresponding low pulse on the HRDY output. Systems that cannot tolerate such transient signals must be designed to prevent  $\overline{\text{HCS}}$  from going low except during a valid host interface access.

In summary, the following rules govern the HRDY output:

- If a high-to-low HCS transition occurs while the GSP is still completing a local memory cycle resulting from a previous host-indirect access, HRDY will go low. If the register selected is HSTDATA, HSTADRL or HSTADRH, HRDY will remain low until the local memory cycle is completed. If the register selected is HSTCTL, the HRDY output will remain low for one to two local clock periods.
- 2) If the host is given a ready signal (HRDY high) to allow it to complete a register access that will cause a local memory read or write cycle, HRDY stays high to the end of the access. The access ends when the *strobe* for the cycle ends. The strobe ends when HREAD and HWRITE are both inactive high, or when HLDS and HUDS are both inactive high, or when HCS is inactive high, whichever is the first to occur. As soon as the strobe ends, a low level on HCS will allow HRDY to go low again. If the strobe is an input other than HCS, and HCS remains low after the strobe ends, HRDY can go low as a delay from the end of the strobe. If HCS is the strobe for the access, the access ends when HCS goes high, and HRDY can go low again as soon as HCS goes low again.
- 3) If HSTCTL is selected (FS0 = FS1 = 1) at the high-to-low transition of HCS, HRDY will go low as a delay from the fall of HCS, and will remain low for one to two local clock periods. To avoid a low-going pulse on HRDY when accessing a register other than HSTCTL, FSO-FS1 should be valid prior to the high-to-low transition of HCS.

Figure 10-8 and Figure 10-9 (page 10-10) show examples of host interface register accesses in which HRDY is driven low.



Figure 10-8. Host Interface Timing - Write Cycle With Wait



Figure 10-9. Host Interface Timing - Read Cycle With Wait

#### 10.3.3 Indirect Accesses of Local Memory

The host processor indirectly accesses GSP local memory by reading from or writing to the HSTDATA register. HSTDATA buffers data written to or read from the local memory. The word in local memory that is accessed is the word pointed to by the 32-bit address contained in the HSTADRL and HSTADRH registers. The pointer address is loaded into HSTADRL and HSTADRH by the host processor before performing one or more indirect accesses of local memory using the HSTDATA register.

The four LSBs of HSTADRL are forced to 0s internally so that the address formed by HSTADRL and HSTADRH always points to a word boundary in local memory. Between successive indirect accesses of local memory using the HSTDATA register, the local memory address contained in the HSTADR registers can be autoincremented by 16. This allows the host processor to access a block of sequential words in local memory without the overhead of loading a new address prior to each access.

During a sequence of one or more indirect reads of local memory by the host, the GSP maintains in HSTDATA a copy of the local memory word currently addressed by the HSTADRL and HSTADRH registers. Reading from HSTDATA returns the word prefetched from the local memory location pointed to by the HSTADRL and HSTADRH registers, and causes HSTDATA to be updated from local memory again. Writing to HSTDATA causes the word written to HSTDATA to subsequently be written to the location in local memory pointed to by the HSTADRL and HSTADRH registers.

Two increment-control bits, INCR and INCW (contained in the HSTCTL register), are set to 1 to cause the pointer address in HSTADRL and HSTADRH to be incremented by 16 during reads and writes, respectively. In preparing to use the autoincrement feature, the appropriate increment-control bit, INCR or INCW, is loaded with a 1, and the HSTADRL and HSTADRH registers are set up to point to the first location of a buffer region in the local memory.

- When INCR is set to 1, a read of HSTDATA causes the address in HSTADRL and HSTADRH to be incremented *before* being used in the local memory read cycle that updates HSTDATA.
- When INCW is set to 1, a write to HSTDATA causes the address in HSTADRL and HSTADRH to be incremented *after* being used in the local memory read cycle that writes the new contents of HSTDATA to local memory.

Loading the pointer address automatically triggers an update of HSTDATA to the contents of the local memory word pointed to. No increment of HSTADRL and HSTADRH takes place at this time regardless of the state of the increment bits. Each subsequent host access of HSTDATA causes HSTADRL and HSTADRH to be automatically incremented (assuming INCR or INCW is set) to point to the next word location in the local memory. In this manner, a series of contiguous words in local memory can be accessed following a single load of the HSTADRL and HSTADRH registers without additional pointermanagement overhead.

#### 10.3.3.1 Indirectly Reading from a Buffer

Figure 10-10 illustrates the procedure for reading a block of words beginning at local memory address *N*. Assume that the INCR bit in the HSTCTL register is set to 1 and the LBL bit in HSTCTL is set to 0.

- In Figure 10-10 *a*, the host processor loads the 32-bit address *N* into HSTADRL and HSTADRH.
- The loading of the second half of the address into HSTADRH causes the GSP host interface control logic to automatically initiate a read cycle on the local bus. This read cycle, shown in Figure 10-10 b, transfers the contents of memory address N to the HSTDATA register.
- In c, the host processor reads the HSTDATA register, fetching the data previously read from address N.
- The read of HSTDATA by the host processor causes the GSP to automatically increment the contents of HSTADRL and HSTADRH by 16, as shown in *d*.
- The contents of the new address are read into HSTDATA, as shown in Figure 10-10 e. This data will be available in HSTDATA the next time it is read by the host processor.

The process shown in *c* through *e* repeats for every word read from GSP local memory.



Figure 10-10. Host Indirect Read from Local Memory (INCR=1)

### 10.3.3.2 Indirectly Writing to a Buffer

Figure 10-11 illustrates the procedure for writing a block of words to GSP local memory. The block begins at address *N*. Assume that the INCW bit is set to 1 and the LBL bit is set to 0.

- In Figure 10-11 *a*, the host processor loads the 32-bit address *N* into HSTADRL and HSTADRH.
- The loading of the second half of the address into HSTADRH causes the GSP host interface control logic to automatically initiate a read cycle on the local bus. This read cycle, which takes place in Figure 10-11 *b*, fetches the contents of memory address *N* into HSTDATA.
- The data loaded into this register will not be used, however. Instead, the host processor writes to the HSTDATA register in Figure 10-11 *c*, overwriting its previous contents.
- In response to the host's write to HSTDATA, the GSP automatically initiates a write cycle to transfer the contents of HSTDATA to the local memory address N as shown in d.
- Following the write, the GSP automatically increments the address in HSTADRL and HSTADRH to point to the next word, as shown in e. At this point the host interface registers are ready for the host processor to write the next word to HSTDATA.

The process shown in *c* through *e* repeats for every word written to GSP local memory.



Figure 10-11. Host Indirect Write to Local Memory (INCW=1)

#### Host Interface Bus - Reads and Writes

#### 10.3.3.3 Combining Indirect Reads and Writes

If the HSTDATA register in Figure 10-11 is read by the host processor following step *e*, the value returned will be the value that the host previously loaded into the register. The host must read HSTDATA a second time to access data from GSP local memory. This principle is illustrated in Figure 10-12, which shows how the host interface performs when a write is followed by two reads. For this example, INCW=1 and INCR=0.

- In Figure 10-12 a, HSTADRL and HSTADRH together point to location N in the GSP's local memory. The host processor is shown writing to HSTDATA.
- In *b*, the data buffered in HSTDATA is written to location *N* in memory.
- The address registers are incremented in *c*.
- In d, the host processor reads the HSTDATA register, which returns the value that the host loaded into the register in step a.
- Reading HSTDATA causes a memory read cycle to take place in *e*, which loads the value from memory address N+16 into HSTDATA.
- In f, a second read of HSTDATA by the host processor returns the value from memory address N+16.



Figure 10-12. Indirect Write Followed by Two Indirect Reads (INCW=1, INCR=0)



Figure 10-12. Indirect Write Followed by Two Indirect Reads (INCW=1, INCR=0) (Concluded)

#### **10.3.3.4** Accessing Host Data and Address Registers

When the TMS34010 internal processor accesses the HSTDATA, HSTADRL, or HSTADRH register, no subsequent cycle occurs to transfer data between HSTDATA and local memory. Also, the address in HSTADRL and HSTADRH is not incremented, regardless of the state of the INCR and INCW bits.

The host processor can indirectly access any register in the GSP's internal I/O register file by first loading HSTADRL and HSTADRH with the address of the register, and they writing to or reading from HSTDATA.

No hardware mechanism is provided to prevent simultaneous accesses of the HSTDATA, HSTADRL and HSTADRH registers by the host processor and by the GSP internal processor. Software must be written to avoid simultaneous accesses, which can result in invalid data being read from or written to these registers.

#### 10.3.3.5 Downloading New Code

The TMS34010 host interface provides a means of efficiently downloading new code from a host processor to GSP local memory. The host initiates this operation through the following process:

- Before downloading, the host interrupts and halts the GSP by writing 1s to the HLT and NMI bits in the HSTCTL register. The host processor should then wait for a period of time equal to the TMS34010 interrupt latency. (GSP hardware will reset the NMI bit if the nonmaskable interrupt is initiated before the halt occurs.)
- The code is then downloaded using the auto-increment features of the host interface registers.
- After downloading the code, the host should flush the cache as described in Section 5.4.5, Flushing the Cache (page 5-26).
- The nonmaskable interrupt vector is written through the host port to location >FFFF FEE0 so that the new code will begin execution at the vectored address.
- The NMI bit in the HSTCTL register should be set to 1 to initiate a nonmaskable interrupt. At the same time, the NMIM bit in the HSTCTL register should be set to 1. If the host does not need the current context to be stored on the stack, or if the nonmaskable interrupt was taken in the first step, the NMIM bit should be set to 1. Otherwise, NMIM should be set to 0.
- The host restarts the GSP by writing a 0 to the HLT bit in the HSTCTL register.

Setting the HLT and NMI bits to 1 simultaneously reduces the worst-case delay (compared to setting HLT only). NMI latency is the delay from the 0-to-1 transition of the NMI bit and the start of execution of the first instruction of the NMI service routine. Halt latency is the delay from the 0-to-1 transition of the HLT bit and the time at which the GSP actually halts (see Section 10.3.4). The maximum NMI latency may be much less than the halt latency

if a PIXBLT, FILL, or LINE instruction is in progress at the time of the NMI or halt request. An NMI request will interrupt instruction execution at the next interruptible point, but a halt request is ignored until the executing instruction completes or is interrupted. When NMI and HLT are set to 1 simultaneously, the GSP will have halted before beginning execution of the first instruction in the NMI service routine. Therefore, the delay from the setting the NMI and HLT bits to the time that the GSP actually halts is simply the NMI latency.

#### 10.3.4 Halt Latency

The TMS34010 may be halted by a host processor via the HLT bit in the HSTCTL register. The delay from the receipt of a halt request to the time that the TMS34010 actually halts is the sum of five potential sources of delay:

- 1) Halt request recognition
- 2) Screen-refresh cycle
- 3) DRAM-refresh cycle
- 4) Host-indirect cycle
- 5) Instruction completion

In the best case, items 2 through 5 cause no delay. The minimum delay to due item 1 is one machine state.

- The halt request recognition delay is the time required for the setting of the HLT bit to be internally synchronized after the low-to-high transition of the HRDY pin.
- The screen-refresh and DRAM-refresh cycles are a potential source of delay, but in fact occur rarely and are unlikely to delay a halt.
- The likelihood of a delay caused by a **host-indirect cycle** is small in most instances, but this depends largely on the application. It would only occur if the host had written to the data register just prior to writing to the HLT bit. The delay due to a single host-indirect cycle is two machine states, assuming no wait states.
- The instruction completion time refers to the time required for an instruction that was already executing at the time the halt request was received to complete. Note that the TMS34010 halt condition is entered only on **instruction** boundaries. This means that a PIXBLT, FILL, or LINE instruction that is already in progress will run to completion before the GSP halts.

Table 10-2 shows the minimum and maximum times for each of the five operations listed. The halt latency is calculated as the sum of the numbers in the five rows. In the best case, the halt latency is only one machine state. The worst-case latency is six machine states plus the delays due to host-indirect cycles and instruction completion. Table 10-3 shows instruction completion times for some of the longer instructions. However, a PIXBLT, FILL, or LINE instruction may take longer than the times shown in Table 10-3, depending on the size of the pixel array or line specified. Table 10-3 also shows the instruction completion time for a JRUC instruction that jumps to itself – the GSP may be executing this instruction if the software is simply waiting for a halt.

| Operation              | Latency (In States) |                 |  |
|------------------------|---------------------|-----------------|--|
| Operation              | Min                 | Max             |  |
| Halt recognition       | 1                   | 2               |  |
| Instruction completion | 0                   | See Table 10-3  |  |
| DRAM-refresh cycle     | 0                   | 2<br>See Note 2 |  |
| Screen-refresh cycle   | 0                   | 2<br>See Note 2 |  |
| Host-indirect cycle    | 0                   | See Note 1      |  |

## Table 10-2. Five Sources of Halt Delay

Notes: 1) The latency due to host-indirect cycles depends on both the hardware system and the application. The delay due to a single host-indirect cycle is two machine states, assuming no wait states.

2) DRAM-refresh and screen-refresh cycle times assume no wait states.

| Table 10-3. | Sample | Instruction | Completion | Times |
|-------------|--------|-------------|------------|-------|
|-------------|--------|-------------|------------|-------|

| Instruction            | Worst-Case Instruction<br>Completion Time (In States) |                |  |
|------------------------|-------------------------------------------------------|----------------|--|
|                        | SP Aligned                                            | SP Not Aligned |  |
| DIVS A0,A2             | 43                                                    | 43             |  |
| MMFM SP,ALL            | 72                                                    | 144            |  |
| MMTM SP,ALL            | 73                                                    | 169            |  |
| PIXBLT, FILL, and LINE | See Note 1                                            | See Note 1     |  |
| Wait: JRUC wait        | 1                                                     | 1              |  |

Notes: 1) The worst-case instruction completion time is equal to the instruction execution time less one machine state.

2) The SP-aligned case assumes that the SP is aligned to a word boundary in memory.

### 10.3.5 Accommodating Host Byte-Addressing Conventions

Processor architectures differ in the manner in which they assign addresses to bytes. The GSP host interface logic can be programmed to accommodate the particular byte-addressing conventions used by a host processor.

This ability is important in ensuring software compatibility between 8- and 16-bit versions of the same processor, such as the 8088 and 8086 or the 68008 and 68000. The 8088 transfers a 16-bit word as a series of two 8-bit bytes, low byte first, high byte second. The 68008 transfers the high byte first, and low byte second.

The HSTCTL register's LBL bit is used to configure the GSP host interface to accommodate different byte-accessing methods. The host interface is configured to operate according to the following two principles:

- First, when a host processor with an 8-bit data bus reads from or writes to the HSTDATA register, it will access the high and low bytes of the register in separate cycles. The GSP will not initiate its local memory access until both bytes of HSTDATA have been accessed.
- Second, when HSTADRH and HSTADRL are loaded by the host, the GSP must not initiate its read of the local memory until the complete pointer address has been loaded into HSTADRL and HSTADRH.

When LBL=0:

- A local memory read cycle takes place when the host processor reads the high byte of HSTDATA, or writes to the high byte of HSTADRH.
- A local memory write cycle takes place when the host processor writes to the high byte of HSTDATA.

When LBL=1:

- A local memory read cycle takes place when the host processor reads the low byte of HSTDATA, or writes to the low byte of HSTADRL.
- A local memory write cycle takes place when the host processor writes to the low byte of HSTDATA.

When the host processor is an 8088, for example, the GSP is typically configured by setting the LBL bit of the HSTCTL register to 0. When configured in this manner, the GSP expects the HSTADRL register to be loaded first, and HSTADRH loaded second. Furthermore, the high byte of the HSTADRH register is expected to be loaded after the low byte. When LBL is set to 0, a local read cycle is initiated when the upper byte of the HSTADRH register is written to by the host processor. This permits the lower byte of HSTADRH to be loaded first without causing side effects.

## 10.4 Bandwidth

One measure of the performance of the host interface is its data rate, or bandwidth. The bandwidth is the number of bits per second that can be transferred through the host interface during a block transfer of data to or from GSP memory. Assume that the host interface address register is programmed to autoincrement. The maximum data rate through the host interface can be expected to approach the bandwidth of the GSP's memory. For example, assume a 50-MHz GSP and a memory requiring no wait states. The memory cycle time is about 320 nanoseconds (bandwidth = 50 megabits/second). The host's access cycle time at the host interface is somewhat longer than this due to certain additional delays inherent in the operation of the GSP's internal host interface logic. Also, the throughput of the host interface may depend on whether or not the GSP is halted.

The bandwidth is calculated as the width of the host data path (16 bits) times the frequency of access cycles through the host interface. Given a continuous series of word accesses, with successive accesses occurring at regular intervals, what is the minimum interval between host accesses that the interface can sustain without having to send not-ready signals to the host? (The GSP drives its HRDY output low temporarily to inform the host when the GSP is not yet ready to complete the host's current access.)

First, when the GSP is halted, the host interface should support continuous accesses occurring at regular intervals no less than about 400 nanoseconds apart. As long as the host attempts to maintain a throughput no greater than this limit, delays due to not-ready signals will occur rarely, if at all. The bandwidth for this case is calculated in Table 10-4 *a* as approximately 40 megabits per second. This value can be expected to vary slightly with system-dependent conditions such as the frequency of DRAM-refresh and screen-refresh cycles.

When the GSP is running, the host interface should support continuous accesses occurring at regular intervals no less than approximately 550 nanoseconds. The bandwidth for this case is calculated in Table 10-4 as approximately 29 megabits per second. This value varies slightly with conditions such as the frequency of DRAM-refresh and screen-refresh cycles, and also with the characteristics of the program being executed by the GSP.

| Assumptions                  | Approximate Throughput             |
|------------------------------|------------------------------------|
| GSP halted                   | 16 bits/transfer                   |
| 50-MHz GSP<br>No wait states | 400 ns/transfer = 40 megabits/s    |
| GSP running                  | 16 bits/transfer                   |
| 50-MHz GSP<br>No wait states | = 29 megabits/s<br>550 ns/transfer |

Table 10-4. Host Interface Estimated Bandwidth

## 10.5 Worst-Case Delay

In some applications, designers must determine not only the effective throughput of the host interface, but also the delays that can occur under worst-case conditions. These conditions occur too rarely to affect overall throughput, but the important consideration here is not how often they occur, but that they can occur at all. First, with the GSP halted, the worst delay is given by the formula (6 + 2N)T, where N is the number of wait states per GSP memory cycle, and T is the local clock period (nominally 160 nanoseconds for a 50-MHz GSP). Second, with the GSP running, the worst delay is given by the formula (9 + 4N)T. The derivation of these formulas, summarized in Figure 10-13, may be helpful in illustrating the mechanisms of the host interface.



**Note:** These are worst-case delays and have negligible effect on performance. The case shown in *a*, for example, could be expected to occur less than once per thousand (0.1 percent of) host accesses in a typical system.

#### Figure 10-13. Calculation of Worst-Case Host Interface Delay

Consider case a, in which the GSP is halted, first; the worst-case delay is calculated as the sum of the three delays. The first of these delays is the time required to internally synchronize the host interface cycle to the GSP local clock. The host's signals are generally not synchronous to the GSP local clocks. A signal from the host must therefore be passed through a synchronizer latch (part of the GSP on-chip host interface logic) before being used by the GSP. The delay through the synchronizer is from one to two local clock periods (17 to 27), depending on the phase of the host clock relative to the GSP's local clock. The second and third delays in Figure 10-13 represent the time needed to perform a screen-refresh cycle followed by a DRAM-refresh cycle. The arbitration logic internal to the GSP assigns these two types of cycles higher priorities than host-requested indirect accesses. (Screen refresh has a higher priority than DRAM refresh.) Thus, a host access requested at the same time as one of these cycles must wait. The worst-case assumption is that a screen-refresh cycle is generated internal to the GSP on the same clock edge at which the request for the host access arrives. Furthermore, a DRAM-refresh cycle is requested during this same clock edge or during the

next 1 + N clock edges. An equivalent delay occurs in the case in which a DRAM refresh and host access are requested on the same clock edge (the DRAM refresh wins), and a screen refresh is requested on a later clock edge before the host access can begin. This case is not shown in Figure 10-13, but the delay in this instance is also (6 + 2N)T. In a typical system, DRAM-refresh cycles consume about 2 percent of the available memory bandwidth, and screen-refresh cycles take about 1.5 percent (using VRAMs). The probability of either sequence of events is therefore very small (less than one in a thousand, assuming N = 0; that is, no wait states), and the performance degradation due to these unlikely events is negligible.

Now consider the case in which the GSP is running. Host accesses are of higher priority than GSP instruction fetches and data accesses, but still of lower priority than DRAM-refresh or screen-refresh cycles. The worst-case delay is calculated as the sum of the five delays indicated in Figure 10-13 b. This assumes that the GSP begins a read-modify-write operation on a memory word (this is performed as a read cycle followed by a separate write cycle) just one clock before the GSP receives the host access request. The GSP CPU read cycle is actually (2 + N)T in duration, but since it begins one clock before the host access is requested, only (1 + N)T is left in the cycle. The GSP's local memory controller treats a read-modify-write operation as indivisible; once the read has started, no other request can be granted until the write completes. The write cycle is (2 + N)T in duration. Again, assume that sometime before the write cycle does complete, screen-refresh and DRAM-refresh cycles are also requested. The probability of this case is somewhat more difficult to calculate than that of Figure 10-13 a, since the frequency of read-modify-write operations is very program dependent. This sequence of events rarely occurs, however,

# 11. Local Memory Interface

The TMS34010 local memory interface consists of a triple-multiplexed address/data bus and associated control signals. Several types of memory cycles, including read, write, screen-refresh, and DRAM-refresh cycles are supported. During a memory cycle, the row address, column address, and data are transmitted over the same physical bus lines. The row and column addresses necessary to address DRAMs and VRAMs are available directly at the address/ data pins, eliminating the need for external multiplexing hardware.

The TMS34010 interfaces directly to DRAMs and VRAMs, and can be programmed to perform DRAM-refresh cycles at regular intervals. CAS-before-RAS or RAS-only refresh cycles may be selected. The GSP can also be programmed to perform screen refresh by scheduling VRAM shift-register transfer cycles to occur at regular intervals.

The local memory interface provides a hold/hold acknowledge capability that allows external devices to request control of the bus. After acknowledging a hold request, the GSP releases the bus by driving its address/data bus and control outputs into high impedance.

| Sectio | n                                | Page |
|--------|----------------------------------|------|
| 11.1   | Local Memory Interface Pins      |      |
| 11.2   | Local Memory Interface Registers |      |
| 11.3   | Memory Bus Request Priorities    |      |
| 11.4   | Local Memory Interface Timing    |      |
|        | Addressing Mechanisms            |      |

## **11.1 Local Memory Interface Pins**

TMS34010 pin functions are described in detail in Section 2. This section briefly summarizes the local memory interface pins.

#### LAD0-LAD15

These pins form the local multiplexed address/data bus.

- **DEN** The local data enable signal is driven active low to allow data to be written to or read from LAD0-LAD15. (Connects to the G pins of a pair of optional '245-type octal bus transceivers.)
- **DDOUT** The local data direction out signal is driven high to enable data to be output on LAD0-LAD15. It is driven low to enable data to be input on LAD0-LAD15. (Connects to the DIR pins of a pair of optional '245-type octal bus transceivers.)
- **LAL** The high-to-low transition of the local address latched signal is used by an external '373-type latch to capture the column address from LAD0-LAD15.
- **RAS** The local row address strobe signal drives the RAS inputs of DRAMs and VRAMs.
- **CAS** The local column address strobe signal drives the CAS inputs of DRAMs and VRAMs.
- $\overline{\mathbf{W}}$  The local write strobe signal drives the  $\overline{\mathbf{W}}$  inputs of DRAMs and VRAMs.
- $\overline{TR}/\overline{QE}$  The local shift register transfer/output enable signal connects to the  $\overline{TR}/\overline{QE}$  (or  $\overline{DT}/\overline{OE}$ ) pins of a VRAM.
- **LRDY** The local ready signal is driven low by external circuitry to inhibit the TMS34010 from completing a local memory cycle.
- **INCLK** TMS34010 processor functions are synchronous to this input clock signal. (Video timing is controlled by VCLK.)
- LCLK1,
- LCLK2 These output clocks are available to the board designer for synchronous control of external circuitry.
- LINT 1,
- **LINT 2** Interrupt requests are transmitted to the GSP on these pins.

# 11.2 Local Memory Interface Registers

The local memory interface registers are summarized below. These registers are a subset of the I/O registers which are detailed in Section 6.

The memory **CONTROL** register contains several programmable parameters that provide control of the local memory interface:

*RM.* DRAM refresh mode, bit 2. Selects  $\overline{RAS}$ -only or  $\overline{CAS}$ -before- $\overline{RAS}$  refresh cycles.

*RR*. DRAM refresh rate, bits 3 and 4. Controls the frequency of DRAM refresh cycles.

7. Transparency enable, bit 5. Enables or disables the pixel attribute of transparency.

*W*. Window violation detection mode, bits 6 and 7. Selects the course of action the GSP will follow when it detects a window violation.

*PBH.* PixBlt horizontal direction, bit 8. Determines the horizontal direction (increasing X or decreasing X) for pixel operations.

*PBV.* PixBlt vertical direction, bit 8. Determines the vertical direction (increasing Y or decreasing Y) for pixel operations.

*PPOP.* Pixel processing operation select, bits 10–14. Selects among several Boolean and arithmetic pixel processing options.

*CD.* Instruction cache disable, bit 15. Enables or disables the instruction cache.

The **CONVDP** register contains the destination pitch conversion factor that is used during XY-to-linear conversion of a destination pixel address.

The **CONVSP** register contains the source pitch conversion factor that is used during XY-to-linear conversion of a source pixel address.

The **PMASK** (plane mask) register selectively disables or enables various planes in a multiple-bit-per-pixel bit map display.

The **PSIZE** (pixel size) register specifies the number of bits per pixel.

The **REFCNT** (refresh count) register generates the addresses output during DRAM-refresh cycles and counts the intervals between successive DRAM-refresh cycles.

## 11.3 Memory Bus Request Priorities

The GSP's local memory interface controller assigns priorities to requests from various sources, both on and off chip, for local memory cycles. Table 11-1 lists these priorities (priority 1 is highest).

| Priority | Memory Cycle Requested                       |
|----------|----------------------------------------------|
| 1        | Hold request from external bus master device |
| 2        | Screen-refresh cycle                         |
| 3        | DRAM-refresh cycle                           |
| 4        | Host-initiated indirect read or write cycle  |
| 5        | GSP CPU memory cycle                         |

Table 11-1. Priorities for Memory Cycle Requests

A GSP CPU memory cycle is a read or write performed by the GSP's on-chip 32-bit processor. Insertion of a field (or a portion of a field spanning multiple words) into a word requires *two* CPU memory cycles when the field does not begin and end on word boundaries. The two cycles are a read followed by a write. This sequence is called a read-modify-write operation. The read and write are performed as separate memory cycles, but are treated as indivisible; that is, the memory controller will not permit another memory request to be serviced between the read and its accompanying write. The only exception to this statement is the hold request.

While a read-modify-write operation on an individual memory word is indivisible, the accesses necessary to extract or insert a field spanning multiple memory words are not. For example, if a field spans portions of two memory words, a higher priority access such as a host-indirect cycle can occur between the two read-modify-write operations required to insert the field.

The hold request has the highest priority. An external device requests control of the bus by signalling a hold request to the GSP. The external device may perform multiple memory cycles following acknowledgment from the GSP. However, the device should not control the bus for so long that necessary screen-refresh and DRAM-refresh cycles are prevented from occurring. Indirect accesses initiated by a host processor will be blocked as long as the external device continues to control the bus. If the host processor attempts to initiate another indirect access during this time, the host will be forced to wait at the host interface (the GSP sends it a not-ready signal) until the external device releases the local bus.

A memory cycle already in progress will always be permitted to complete, even if a higher priority request is received while the cycle is still in progress.

# 11.4 Local Memory Interface Timing

The TMS34010 memory interface contains a triple-multiplexed address/data bus on which row addresses, column addresses and data are transmitted. Figure 11-1 illustrates multiplexing of addresses and data.



Figure 11-1. Triple Multiplexing of Addresses and Data

The TMS34010 LAD pins directly provide the multiplexed row and column addresses needed to drive dynamic RAMs and video RAMs. Any eight adjacent pins in the range LAD0-LAD10 provide 16 contiguous logical address bits; the eight MSBs are output as part of the row address, and the eight LSBs are output as part of the column address. For example, Figure 11-1 shows that logical address bits 5-20 are output at LAD1-LAD8.

The control signals output to memory support direct interfacing to DRAMs and VRAMs. At the beginning of a memory cycle, the address is output in multiplexed fashion as a row address followed by a column address. The remainder of the cycle is used to transfer data between the TMS34010 and memory. Figure 11-2 (page 11-6) illustrates general timing (the local address/data pins are identified as the LAD Bus)



Figure 11-2. Row and Column Address Phases of Memory Cycle

Figure 11-3 through Figure 11-8 show functional timing of the local memory interface. Several timing features are common to the memory read and write cycles in Figure 11-3 and Figure 11-4, and to the shift-register-transfer cycles in Figure 11-6 and Figure 11-7. A row address is output on LAD0-LAD15 at the start of the cycle, and is valid before and after RAS falls. A column address is then output on LAD0-LAD15. The column address is valid briefly before and after the falling edge of  $\overline{LAL}$ , but is not valid at the falling edge of  $\overline{CAS}$ . The column address is clocked into an external transparent latch (such as a 74AS373 octal latch) on the falling edge of  $\overline{LAL}$  to provide the hold time on the column address required for DRAMs and VRAMs. A transparent latch is required so that the row address is available at the outputs of the latch during the start of the cycle.

### 11.4.1 Local Memory Write Cycle Timing

Figure 11-3 illustrates a memory write cycle. Data are output on LADO-LAD15 following the latching of the column address.  $\overline{\text{DEN}}$  goes active low at the same time the data become valid, and remains low as long as the data remain valid. In a large system that requires buffering of the data bus to memory,  $\overline{\text{DEN}}$  is typically used as the enable signal to an external bidirectional buffer (such as a 74AS245 octal buffer). DDOUT is used as the direction control signal to the buffer. The write strobe,  $\overline{W}$ , goes active low after the data have become valid and  $\overline{\text{CAS}}$  is low. This is interpreted as a "late write" cycle by the DRAMs and VRAMs, which are prevented by the inactive-high  $\overline{\text{TR}}/\overline{\text{OE}}$  signal from enabling their read drivers. Because the data are valid on both sides of the  $\overline{W}$  write strobe, external devices can latch the data on either the high-to-low or low-to-high edge of  $\overline{W}$ .



Figure 11-3. Local Bus Write Cycle Timing

#### 11.4.2 Local Memory Read Cycle Timing

Figure 11-4 illustrates a memory read cycle. LAD0-LAD15 are forced to high impedance following the latching of the column address. DEN and TR/QE both go active low after CAS becomes low in order to enable read data from the memory to the LAD pins. TR/QE enables the output drivers of the DRAMs and VRAMs. DEN enables the external bidirectional buffers needed with memories so large that external buffering (using a device such as a 74AS245 octal buffer) of the data bus is required. The DDOUT signal serves as the direction control for the external bidirectional buffers, and is low well in advance of the high-to-low transition of DEN, and remains low well after the low-to-high transitions of TR/QE and DEN occur well in advance of the transitions of TR/QE and DEN occur well in advance of the transitions of TR/QE and DEN occur well in advance of the transitions of TR/QE and DEN occur well in advance of the transitions of TR/QE and DEN occur well in advance of the transitions of TR/QE and DEN occur well in advance of the time at which the LAD drivers turn on to output the row address of the next cycle. This prevents bus conflicts.



Figure 11-4. Local Bus Read Cycle Timing

## 11.4.3 Local Shift-Register-to-Memory Cycle Timing

A shift-register-to-memory cycle is a special type of cycle used in systems with VRAMs. The cycle transfers the contents of the VRAM's internal shift register to a selected row of its internal memory array. The cycle typically affects all VRAMs in the system.

During the shift-register-to-memory cycle shown in Figure 11-5, both  $\overline{TR}/\overline{OE}$ and  $\overline{W}$  are low during the fall of  $\overline{RAS}$ . VRAMs will recognize this timing as the beginning of a shift-register-to-memory cycle. Conventional DRAMs may need to be de-selected (by withholding the row or column address strobe, for example) to prevent them from interpreting the cycle as a conventional read cycle. Alternately, the output enable signal required by a DRAM such as the TMS4464 can be synthesized by connecting  $\overline{DEN}$  and  $\overline{DDOUT}$  to the inputs of a two-input OR gate. (In fact, any pair of the sum als  $\overline{DEN}$ , DDOUT, and  $\overline{TR}/\overline{OE}$  will work.) The low-to-high transition of  $\overline{TR}$  is occurs after the fall of  $\overline{CAS}$  but prior to the rising edge of  $\overline{RAS}$ . This timing provides compatibility with a variety of VRAMs.

The GSP performs a shift-register-to-memory cycle when writing to a pixel while the DPYCTL register's SRT bit is set to 1. For example, the instruction PIXT A0,\*A1 writes the pixel in A0 to the address pointed to by A1. The PSIZE register should contain the value 16 so that the write cycle is not preceded by a read cycle. When SRT is set to 1, this write is converted to the shift-register-to-memory cycle shown in Figure 11-5. The row address is selected from bits 12-26 of A1, which are output on LAD0-LAD14 during the cycle.



Figure 11-5. Local Bus Shift Register to Memory Cycle Timing

## 11.4.4 Local Memory-to-Shift-Register Cycle Timing

A memory-to-shift-register cycle is a special type of cycle used in systems with VRAMs. The cycle transfers the contents of a selected row of a video RAM's memory array to its internal shift register.

VRAM memory-to-shift-register cycles are primarily used to refresh the screen of a CRT monitor. The cycles referred to elsewhere in this document as *screen-refresh cycles* are in fact memory-to-shift-register cycles. The GSP also performs a memory-to-shift-register cycle when reading a pixel (for example, by executing a PIXT \*A0,A1 instruction) while the SRT bit of the DPYCTL register is set to 1.

During the memory-to-shift-register cycle shown in Figure 11-6,  $\overline{TR}/\overline{OE}$  is low during the fall of  $\overline{RAS}$ , but  $\overline{W}$  remains high. VRAMs will recognize this timing as the beginning of a memory-to-shift-register cycle, and their data outputs will remain in high impedance. Conventional DRAMs may need to be deselected to prevent them from interpreting the cycle as a memory read cycle. Alternately, the output enable signal required by a DRAM such as the TMS4464 can be synthesized by connecting  $\overline{DEN}$  and  $\overline{DDOUT}$  to the inputs of a two-input OR gate. The low-to-high transition of  $\overline{TR}/\overline{OE}$  occurs after the fall of  $\overline{CAS}$  but prior to the rising edge of  $\overline{RAS}$ . This timing provides compatibility with a variety of VRAMs.



Figure 11-6. Local Bus Memory to Shift Register Cycle Timing

## 11.4.5 Local Memory RAS-Only DRAM Refresh Cycle Timing

During the RAS-only DRAM refresh cycle shown in Figure 11-7, RAS and  $\overline{LAL}$  are the only active control signals. All other signals, including CAS,  $\overline{W}$ , and TR/ $\overline{OE}$ , remain inactive high through the cycle. The row address, output on the LAD pins during the high-to-low transition of RAS, is generated by the REFCNT (DRAM-refresh counter) register.



Figure 11-7. Local Bus RAS-Only DRAM-Refresh Cycle Timing

## 11.4.6 Local Memory CAS-before-RAS DRAM Refresh Cycle Timing

During the CAS-before-RAS DRAM-refresh cycle shown in Figure 11-8, CAS goes low before RAS goes low. Certain types of DRAMs and VRAMs recognize this as the beginning of a DRAM-refresh cycle in which the address of the row to be refreshed is generated by a counter on the RAM chip itself, rather than by an external device such as the GSP. The row address output by the GSP during the cycle is the same as would be output if the GSP were configured to perform a RAS-only refresh cycle rather than a CAS-before-RAS cycle. The address bits output on LAD0-LAD13 remain stable from the start of the row address time (start of Q2) to the end of the column address time (end of Q4). During row address time, LAD14 will be the same value as LAD6. LAD15, on which the RF bus status bit is output, will be low during the row address times. LAD14 and LAD15 are both high during column address time. In contrast to other types of cycles in which RAS goes low, the LAL output goes low at the start of Q3, after the fall of CAS and before the fall of RAS. The timing of LAL is designed to support the use of decode circuitry which latches the state of selected address/data pins during the fall of LAL, and which recognizes a CAS-before-RAS cycle by detecting a high level at the RAS output during the fall of LAL.



Figure 11-8. Local Bus CAS-Before-RAS DRAM-Refresh Cycle Timing

# 11.4.7 Local Memory Internal Cycles

When the GSP is not performing one of the memory operations shown in Figure 11-3 through Figure 11-8, its memory interface control signals remain inactive, as shown in Figure 11-9. This is called an internal cycle. Figure 11-9 shows two sequential internal cycles. During internal cycles, the LRDY input is ignored.



Figure 11-9. Local Bus Internal Cycles Back to Back

#### 11.4.8 I/O Register Access Cycles

A special memory read or write cycle is performed when the GSP addresses an on-chip I/O register. During this cycle, the external RAS signal falls, but the external CAS remains inactive high for the duration of the cycle. I/O register locations begin at address >C000 0000, and all 32 bits of the I/O register address are decoded internally. The two MSBs of the 32-bit logical address are not output at the LAD0-LAD15 pins.

Figure 11-10 shows an I/O register read cycle and Figure 11-11 shows an I/O register write cycle. These cycles occur when one of the TMS34010's on-chip I/O registers is accessed by the on-chip processor or by the host processor via a host-indirect access. An address in the range >C000 0000 to >C000 01FF is interpreted as an I/O register access by on-chip decode logic, and the read or write cycle is modified as shown in Figure 11-10 or Figure 11-11. The two MSBs of the internal address (bits 30 and 31) are available internally and are included in the internal decoding operation.

An I/O register read or write cycle is always two clock periods in duration, and LRDY is ignored. The  $\cdot \cdot \cdot \cdot$  control output that are active low during the cycle are RAS and LAL. The  $\cdot \cdot \cdot \cdot \cdot \overline{W}$ ,  $\overline{TR}/\overline{OE}$ ,  $\cdot \cdot \cdot \cdot \cdot$  and DDOUT outputs all remain inactive high. The row and column addresses output at the LAD0-LAD15 pins are all 0s. All three bus status bits are inactive (RF is high, IAQ is low, and TR is high). During the read cycle shown in Figure 11-10, the LAD0-LAD15 pins are driven to high impedance during the data phase of the cycle. During the write cycle shown in Figure 11-11, the LAD0-LAD15 pins contain the valid data being written to the I/O register.



Figure 11-10. I/O Register Read Cycle Timing



Figure 11-11. I/O Register Write Cycle Timing

# 11.4.9 Read-Modify-Write Operations

The GSP's read-modify-write operation, which consists of separate read and write cycles, is not the same as the read-modify-write cycle specified for some DRAMs. As explained in Section 5, when inserting a field into memory that is not aligned to 16-bit word boundaries, the GSP memory interface logic may be required to perform read-modify-write (RMW) operations on one or more words in memory. A RMW operation consists of the following sequence of steps:

- 1) A word is read from memory.
- 2) The portion of that word corresponding to the field being inserted is loaded with the new value.
- 3) The modified word is written back to memory.

The read cycle is as shown in Figure 11-4 (page 11-8), and the write cycle is as shown in Figure 11-3 (page 11-7).

#### 11.4.10 Local Memory Wait States

The timing shown in Figure 11-3 through Figure 11-8 assumes that the LRDY input remains high during the cycle. The LRDY pin is pulled low by slower memories requiring a longer cycle time. The GSP samples the LRDY input at the end of Q1, as indicated in the figures. If LRDY is low, the GSP inserts an additional state, called a *wait state*, into the cycle. Wait states continue to be inserted until LRDY is sampled at a high level. The cycle then completes in the manner indicated in Figure 11-3 through Figure 11-8.

The LRDY input is ignored by the GSP during internal cycles, as indicated in Figure 11-9.

Figure 11-12 shows an example of a read cycle extended by one wait state. The first time LRDY signal is sampled, a low level is detected by the GSP, causing the cycle to be delayed by a wait state. When LRDY is sampled again one local clock period later, a high level is detected, permitting the cycle to complete. The time during which RAS, CAS, LAL, TR/QE, DEN, and DDOUT remain low is extended by one state (one local bus clock period).



Figure 11-12. Local Bus Read Cycle with One Wait State

Figure 11-13 is an example of a write cycle extended by one wait state. The first time LRDY signal is sampled, a low level is detected by the GSP, causing the cycle to be delayed by a wait state. When LRDY is sampled again one local clock period later, a high level is detected, permitting the cycle to complete. The time during which RAS, CAS, LAL, W and DEN remain low is extended by one state.



Figure 11-13. Local Bus Write Cycle with One Wait State

Figure 11-14 (page 11-18) is an example of a shift-register-to-memory cycle extended by one wait state. The first time the LRDY signal is sampled, a low level is detected by the GSP, causing the cycle to be delayed by a wait state. When LRDY is sampled again one local clock period later, a high level is detected, permitting the cycle to complete. The time during which RAS, CAS, and LAL remain low is extended by one state. The  $\overline{W}$  and  $\overline{TR}/\overline{OE}$  low times are not extended, however. Similarly, during a memory-to-shift-register cycle,  $\overline{TR}/\overline{OE}$  is not extended.



Figure 11-14. Local Bus Shift-Register-to-Memory Cycle with One Wait State

# 11.4.11 Hold Interface Timing

The TMS34010 contains a hold interface through which external bus-master devices can request control of the local memory bus. When the GSP grants a hold request, it drives its local memory address/data bus and control outputs to high impedance, and the requesting device becomes the new bus master. When the requesting device no longer requires the bus, it removes its hold request, and the GSP again assumes control of the local bus.

Figure 11-15 shows the GSP releasing control of the local bus in response to a hold request. The GSP samples the state of the HOLD input at each LCLK2 rising edge (at the end of the Q1 phase of the clock). The state of the hold acknowledge signal (active or inactive) is output on the HLDA/EMUA pin during the Q3 and Q4 clock phases (LCLK1 low). During the first (or leftmost) LCLK2 rising edge, the hold request is inactive. Consequently, the hold acknowledge signal remains inactive during the first LCLK1 low phase. By the second LCLK2 rising edge, the hold request has been activated, and the GSP responds by acknowledging the hold request during the next LCLK1 low phase. The address/data lines and majority of the control lines are driven to high impedance at the start of the next Q2 phase (LCLK2 rising edge). The DDOUT and DEN pins are driven to high impedance a quarter clock later.

Figure 11-16 shows the GSP resuming control of the local bus after deactivation of the hold request. Again, the GSP samples the state of the HOLD input at each LCLK2 rising edge. During the first LCLK2 rising edge, the hold request is still active, and the GSP responds during the next LCLK1 low phase with an active hold acknowledge signal. By the second LCLK2 rising edge, the hold request has been removed. The GSP responds by outputting an inactive hold acknowledge signal during the next LCLK1 low phase. At the next LCLK2 rising edge, the GSP begins to drive its address/data pins and the majority of its control pins to logic-high or logic-low levels. The DEN and DDOUT signals remain in high impedance for one additional quarter clock before they too begin to be driven.



Figure 11-15. TMS34010 Releases Control of Local Bus

In Figure 11-15, the first active-low pulse of the HLDA/EMUA output is an early acknowledgment, and the bus will not be released for another three quarters of a clock. The early acknowledgment gives advance warning to the device requesting the hold that the bus is about to be released by the GSP, allowing the device time to prepare to become the new bus master. The GSP outputs the active hold acknowledge signal only when it is prepared to release the bus within the next clock period. If the GSP must wait longer than this to release the bus, its hold acknowledgment will be withheld until it can release the bus.

For instance, if the LRDY signal in Figure 11-15 were low instead of high at the second rising edge of LCLK2, the GSP would be forced to wait, and would therefore not acknowledge the hold request until later, when the not-ready condition was removed. Also, if the hold request in Figure 11-15 was asserted initially during the first LCLK2 rising edge rather than the second, the GSP would delay its hold acknowledgment until the second LCLK1 low clock phase, knowing that the cycle in progress would not be completed until the third Q2 phase in the diagram.

A hold request has a higher priority than any internally generated memory cycle requests, including:

- Screen refresh
- DRAM refresh
- Indirect access by the host processor
- GSP instruction fetch or data access

A hold request will be delayed only to allow a memory cycle already in progress to complete.

External devices can activate or deactivate the  $\overline{\text{HOLD}}$  input at any time, as long  $\overline{\text{HOLD}}$  is at a valid logic level during each rising edge of LCLK2, and meets the required setup and hold times with respect to this edge. After the GSP grants the bus to an external device (via an active-low level on the  $\overline{\text{HLDA}}/\overline{\text{EMUA}}$  output during the Q3 clock phase), it will continue to acknowledge the hold request during the Q3 phases of subsequent clock cycles. The external device will retain control of the bus until it deactivates its hold request.

External devices should avoid placing the GSP in hold for long periods. While the GSP is in hold, it can perform neither screen-refresh nor DRAM-refresh cycles. Furthermore, a host processor attempting to access the GSP's local memory through the host interface registers while the GSP is in hold may receive a not-ready signal. When this occurs, the host will be forced to wait to complete its access until the GSP leaves the hold state.

If a request for a DRAM-refresh or screen-refresh cycle is generated within the GSP while an external device controls the bus, the GSP will retain the request and perform the DRAM-refresh or screen-refresh cycle after the external device has returned control of the bus to the GSP. However, if a requested DRAM-refresh cycle is prevented from occurring for so long that a second DRAM-refresh cycle is requested before the first DRAM-refresh cycle can occur, the first DRAM-refresh request will be lost. Similarly, if a screen-refresh cycle is requested before the first DRAM-refresh cycle can occur is prevented from occurring for so long that a second screen-refresh cycle is requested before the first DRAM-refresh cycle can occur.

The HLDA/EMUA output is multiplexed between the hold acknowledge (HLDA) and emulate acknowledge (EMUA) signals. The HLDA signal is output during the LCLK1 low phase, and the EMUA signal is output during the LCLK1 high phase.



Figure 11-16. TMS34010 Resumes Control of Local Bus

### 11.4.12 Local Bus Timing Following Reset

Figure 11-17 shows the timing of the local bus signals following reset. At the end of reset, the TMS34010 automatically performs a series of eight RAS-only refresh cycles, as required to initialize certain DRAMs (such as the TMS4256 and TMS4464) and VRAMs (such as the TMS4461) following power-up. The asynchronous low-to-high transition of RESET is sampled at the second high-to-low LCLK1 transition in Figure 11-17. In less than two local clock periods following this LCLK1 transition, the first of the eight RAS-only cycles begins, as shown at the right side of Figure 11-17.

Each of the eight  $\overline{RAS}$  cycles following reset is two clock periods in duration, but can be extended by a not-ready signal (LRDY low). The timing for each cycle is identical to that of a  $\overline{RAS}$ -only DRAM-refresh cycle, including the bus status codes output during the row and column address times. The row address for each of the eight  $\overline{RAS}$ -only cycles is all 0s.



Figure 11-17. Local Bus Timing Following Reset

# 11.5 Addressing Mechanisms

The GSP addresses memory by means of a 32-bit logical address. As explained in Section 3, each 32-bit logical address points to a bit in memory.

Logical address bits are numbered from 0 to 31, where bit 0 is the LSB and bit 31 is the MSB. Figure 11-18 illustrates the manner in which address bits 4-29 are output to physical memory. Each column in the figure indicates an address/data bus pin, LAD0-LAD15, and below it is the corresponding bit of the logical address output at the LAD pin during the fall of  $\overline{RAS}$  and during the fall of  $\overline{CAS}$ . Bus status bits  $\overline{RF}$ ,  $\overline{TR}$  and IAQ are output on LAD14-LAD15.

|                              |                          |     | LAD Pin Numbers |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|------------------------------|--------------------------|-----|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|                              |                          | 15  | 14              | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| GSP<br>Logical               | At <u>Fall</u><br>of RAS | RF  | 26              | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 |
| Address<br>Bits <sup>†</sup> | At Fall<br>of CAS        | IAO | ΤR              | 29 | 28 | 27 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  |

† Bus status signals:

RF - DRAM refresh cycle

IAO - Instruction acquisition cycle

TR - Shift-register-transfer cycle

#### Figure 11-18. External Address Format

Key features of the local bus addressing mechanism include the following:

- The two MSBs of the 32-bit logical address (bits 30 and 31) are not output.
- The four LSBs of the 32-bit logical address (bits 0 to 3) are not output, but are used internally to designate a bit boundary within a 16-bit word accessed in the external memory.
- The address bits output on LADO-LAD10 during the falling edges of RAS and CAS are aligned so that 16 consecutive bits from the logical address are available at any eight consecutive pins in the range LAD0 to LAD10. The address bits are output in this way in order that the 8-bit row address and 8-bit column address presented to the dynamic RAMs can always be taken from the same eight address/data pins. This eliminates the need for external address multiplexers.
- Logical address bits 12–14 are output twice during a memory cycle during both the RAS and CAS falling edges – but at different pins. This allows a variety of memory organizations and decoding schemes to be used, as will be explained shortly.

Pins LAD0-LAD10 form an 11-bit zone in which logical address bits 12-14 are overlapped (that is, they are issued in both cycles, but on different pins). The row and column address bus is connected to any eight consecutive pins within this zone. The actual position is determined by the bank-decoding scheme selected for a particular memory organization.

Output along with the address are three bus status signals:

- The RF (DRAM refresh) bit is output on LAD15 during the fall of RAS. It is low if the cycle that is just beginning is a DRAM-refresh cycle (either RAS-only or CAS-before-RAS); otherwise, RF is high.
- The TR (VRAM shift-register-transfer) bit is output on LAD14 during the fall of CAS, and is low if the cycle in progress is a video RAM shift-register transfer. Otherwise, TR is high. In either event, the state of the TR bit reflects the state of the TR/QE output during the falling edge of RAS within the same cycle.
- The IAQ bit is output on LAD15 during the fall of CAS, and is high if the cycle is an instruction fetch; otherwise, IAQ remains low. The term *instruction fetch* includes not only reads of opcodes, but also immediate data, immediate addresses, and so on. The instruction cache may or may not be disabled.

IAQ is active high when words are fetched from memory to load the instruction cache. A block (or subsegment) of words is fetched in a series of read cycles, during which IAQ is active high. The PC points to an instruction word within the block, but the block may contain data as well as instruction words (opcodes, immediate addresses, immediate data, and so on). Only during execution will the GSP distinguish instruction words from data words residing in the cache. Instruction words will be fetched from the cache as they are needed, but data inadvertently loaded into the cache will be ignored and all memory data reads or writes will result in accesses of the memory rather than the cache.

When the cache is disabled, IAQ is active high only during a cycle in which an instruction word (a word pointed to by the PC) is fetched.

### 11.5.1 Display Memory Hardware Requirements

The minimum number of bits of memory required to implement the display memory is the product of the total number of pixels (on-screen and off-screen areas combined) and the number of bits per pixel. The minimum number of VRAMs required to contain the display memory is calculated as follows:

Number of VRAMs = (pixels per line) × (lines per frame) × (bits per pixel) Number of bits per VRAM

This calculation yields the minimum number of VRAMs needed, but additional VRAMs may be required in some applications. For instance, XY addressing can be supported by making the number of pixels per line of the display memory a power of two, but this may require more than the minimum number of VRAMs needed to contain the display.

# 11.5.2 Memory Organization and Bank Selecting

During a single local memory cycle, one data word (16 bits) is transferred between the GSP and the selected bank of memory. The memory is partitioned into a number of banks, where each bank contains the number of memory devices that can be accessed in a single memory cycle. The number of devices per bank is therefore determined by dividing the width of the data bus by the number of data pins per device. The GSP data bus is 16 bits wide, and can access 16 memory data pins during a single cycle. This means, for example, that a bank composed of 64K-by-1 RAMs contains 16 RAM devices. A bank composed of 64K-by-4 RAMs contains 4 RAM devices.

In a typical system, the local memory is divided into two parts, one consisting of the display memory and the other consisting of additional DRAMs needed to store programs and data. This additional RAM can be called the *system* memory. A high-order address bit is typically used to select between the display memory and system memory. Within the display memory or system memory, some address bits are provided as the row and column addresses to the selected bank, while other address bits are used to select one of the banks.

The number of banks of VRAM needed for the display memory is calculated by dividing the total number of VRAMs by the number of VRAMs per bank. This in turn determines how many bank select bits must be decoded.

### 11.5.3 Dynamic RAM Refresh Addresses

DRAMs (and VRAMs) require periodic refreshing to retain their data. The GSP automatically generates DRAM-refresh cycles at regular intervals. The interval between refresh cycles is programmable, and DRAM refreshing can be disabled in systems that do not require it.

The GSP can be configured to generate one of two types of DRAM-refresh cycle timing: RAS-only or CAS-before-RAS. Figure 11-7 shows RAS-only timing, and Figure 11-8 shows CAS-before-RAS timing. During a RAS-only refresh cycle, the GSP provides the 8-bit row address needed to refresh a particular row within each of the DRAMs in the memory system. DRAMs that support CAS-before-RAS cycles each contain an on-chip counter which generates the row address needed during the cycle. In other words, these devices do not rely on the GSP to provide the row address during the CAS-before-RAS cycle.

The row address output by the GSP during a DRAM-refresh cycle is the same regardless of whether the GSP is configured for RAS-only or CAS-before-RAS refresh timing. The fact that the GSP outputs a valid row address during a CAS-before-RAS cycle makes possible a hybrid system in which some DRAMs use CAS-before-RAS refresh timing while others use RAS-only timing. This hybrid approach configures the GSP to perform CAS-before-RAS refresh, and relies on external decode logic to prevent the active-low column address strobe from reaching those DRAMs that require RAS-only refreshing. The decode logic detects the fact that CAS falls before RAS during a CAS-before-RAS cycle, and uses this to inhibit transmitting the CAS signal to the RAS-only DRAMs.

Several bits in the CONTROL register determine the manner in which the GSP performs DRAM refreshing. The RM bit selects the type of DRAM-refresh cycle:

- RM=0 selects RAS-only cycles
- RM=1 selects CAS-before-RAS cycles

The RR bits determine the interval between DRAM-refresh cycles:

- RR=00 selects refreshing every 32 local clock periods
- RR=01 selects refreshing every 64 local clock periods
- RR=10 is a reserved code
- RR=11 inhibits DRAM refreshing

At reset, internal logic forces the RM bit to 0 and the RR field to 00. While the RESET signal to the GSP is active, no DRAM-refresh cycles are performed. Following reset, the GSP begins to automatically perform DRAM-refresh cycles at regular intervals.

Both the interval between DRAM-refresh cycles and the addresses output during the cycles are generated within the REFCNT (DRAM-refresh count) register. Bits 2–15 of REFCNT form a continuous binary counter. The RINTVL field occupies bits 2–7, and counts the length of the interval between successive internal requests for DRAM-refresh cycles. The eight MSBs of REFCNT form the ROWADR field, containing the row address output to memory during the DRAM-refresh cycle.



Figure 11-19. Row Address for DRAM-Refresh Cycle

During a DRAM-refresh cycle, the 8-bit row address in the ROWADR field of the REFCNT register is output on the LAD pins during the high-to-low transition of RAS. As shown in Figure 11-19, the eight bits of ROWADR are output on LAD0-LAD7. The seven LSBs of ROWADR are also output on LAD8-LAD14. LAD15 transmits the RF bus status signal, low during the fall of RAS.

Assume that LAD2-LAD9 are used as the 8-bit row address by a bank of DRAMs, as indicated in Figure 11-19. The address bits output on LAD2-LAD9 are the same eight bits output on LAD0-LAD7, but in a different order. During a series of 256 DRAM-refresh cycles, the row addresses output on LAD0-LAD7 and LAD2-LAD9 contain the same bits. Thus, if the addresses output on LAD0-LAD7 cycle through all 256 row addresses then the addresses output on LAD2-LAD9 will also cycle through all 256 row addresses, but in a different order.

# 11.5.4 An Example - Memory Organization and Decoding

As an example, consider a memory organization based on the address decoding scheme shown in Figure 11-20. Three logical address bits (4, 21, and 26) are used as bank-select bits. Logical address bits 5–12 are used as the 8-bit column address, and bits 13–20 are used as the 8-bit row address. Referring to Figure 11-18, the row and column addresses are multiplexed out on the same eight pins, LAD1-LAD8. The total number of address bits used to address external memory is 19, for a total address reach of one megabyte. The remaining address bits output by the GSP are not used for this example.



Figure 11-20. Address Decode for Example System

Bank select bit 2 (BS2) in Figure 11-20 selects between the display memory (BS2=0) and the system memory (BS2=1). System memory is a block of conventional DRAM used for program and data storage. BS2 becomes valid before RAS falls, and thus can be used to determine whether the row-address strobe is gated to the display memory or to the system memory. The average power dissipation is reduced because only one or the other (the display memory or the system memory) is enabled during a particular memory read or write cycle.

Figure 11-21 shows the structure of the display memory. Its dimensions are 1024 by 1024 at four bits per pixel. Bank select bit 1 (BS1) selects between the top (BS1=0) and bottom (BS1=1) halves of the display memory. Since BS1 becomes valid before the fall of RAS, it can be used to gate RAS to either the upper or lower half of the display memory during a memory read or write

cycle. By transmitting the row address strobe to only half of the display memory, the power dissipation for the cycle is significantly reduced.

Bank select bit 0 (BS0) selects between the even word and odd word of each pair of adjacent words in the display memory. Each word contains four adjacent pixels. Odd and even words are stored in two separate banks of VRAMs, and the decode logic gates the column address strobe to the selected bank only. The row address strobe is gated to both banks (odd and even words). This increases the power dissipation over that required if only one bank were active. A compensating benefit of this organization, however, is that it reduces the rate at which each VRAM must supply serial data to refresh the screen. During screen refresh, the bank containing the even words and the bank containing the odd words alternately provide data to the video monitor. Alternating between the two banks in this fashion reduces the data bandwidth requirements of each bank to about 10 MHz, which is an eighth of the video bandwidth.



Figure 11-21. Display Memory Dimensions for the Example

The decode logic must be capable of more than just selecting a particular bank of the display memory or system memory during a memory read or write cycle. It must also be capable of enabling all DRAMs and VRAMs during a DRAM-refresh cycle, and enabling all VRAMs during a screen-refresh (memory-to-shift-register) cycle. This means that the decode logic must distinguish DRAM-refresh and screen-refresh cycles from memory access cycles, and during a refresh cycle broadcast the row and column address strobes to all devices that require them. The timing of the  $\overline{\text{RF}}$  and  $\overline{\text{TR}}$  bus status bits has been designed to make these signals convenient for the design of the decode logic.

During a read or write cycle, the value of BS2, output with the row address, determines whether  $\overline{RAS}$  is gated to the display memory or to system memory. During a DRAM-refresh cycle, the decode logic must broadcast the row-address strobe to all dynamic RAMs (including the VRAMs). The decode logic must be able to determine prior to the fall of the row address strobe whether the cycle that is beginning is a DRAM-refresh cycle, or a memory read or write cycle. This is the reason the GSP outputs the  $\overline{RF}$  bus status signal prior to the fall of  $\overline{RAS}$ .

The decode logic uses the value of BS1 to determine whether the top or bottom half of the display memory receives an active row-address strobe during a memory read or write cycle. The same logic must also be capable of broadcasting RAS to all VRAMs during either a DRAM-refresh cycle or a shiftregister-transfer cycle. The decode logic therefore monitors the state of the GSP's TR/ $\overline{\text{OE}}$  output prior to the fall of RAS. A low level on TR/ $\overline{\text{OE}}$  indicates that the cycle just beginning is a shift-register-transfer cycle, and that RAS should be broadcast.

While the decode logic uses the value of BS0 to determine whether the even or odd word receives a column-address strobe during a read or write cycle involving the display memory, the same logic must be capable of broadcasting CAS to all VRAMs during a screen-refresh cycle. Rather than require an external latch to capture the state of the TR/QE during the fall of RAS, the GSP outputs the same information a second time in the form of the TR bus status signal, which is valid prior to and during the fall of CAS.

This page intentionally left blank.

# 12. The TMS34010 Instruction Set

This section contains the TMS34010 instruction set (in alphabetical order). Related subjects, such as addressing modes, are presented first.

| Section |                                  | Page  |
|---------|----------------------------------|-------|
| 12.1    | Symbols and Abbreviations        |       |
| 12.2    | Addressing Modes                 | 12-3  |
|         | Move Instructions Summary        |       |
|         | PIXBLT Instructions Summary      |       |
| 12.5    | PIXT Instructions Summary        | 12-14 |
|         | TMS34010 Instruction Set Summary |       |
|         | Example Instruction              |       |

# 12.1 Symbols and Abbreviations

The symbols and abbreviations in Table 12-1 are used in the addressing modes discussion, the instruction set summary, and in the individual instruction descriptions.

Table 12-1. TMS34010 Instruction Set Symbol and Abbreviation Definitions

| Symbol          | Definition                                                                                                                                                                  | Symbol           | Definition                                                                                                                                                          |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register File A | Registers A0-A14, including SP                                                                                                                                              | Register File B  | Registers B0-B14, including SP                                                                                                                                      |
| Rs              | Source register                                                                                                                                                             | Rd               | Destination register                                                                                                                                                |
| RsX             | X half of source register                                                                                                                                                   | RsY              | Y half of source register                                                                                                                                           |
| RdX             | X half of destination register                                                                                                                                              | Rd <b>Y</b>      | Y half of destination register                                                                                                                                      |
| An              | Register n in register file A                                                                                                                                               | Bn               | Register n in register file B                                                                                                                                       |
| PC              | Program counter                                                                                                                                                             | PC'              | PC prime. Specifies the PC of the next instruction (PC + instruction length)                                                                                        |
| ST              | Status register                                                                                                                                                             | N                | Status sign bit                                                                                                                                                     |
| С               | Status carry bit                                                                                                                                                            | z                | Status zero bit                                                                                                                                                     |
| V               | Status overflow bit                                                                                                                                                         | IE               | Global interrupt enable bit                                                                                                                                         |
| SP              | Stack pointer                                                                                                                                                               | TOS              | Top of stack                                                                                                                                                        |
| SAddress        | Source address                                                                                                                                                              | DAddress         | Destination address                                                                                                                                                 |
| MSW             | Most significant word                                                                                                                                                       | LSW              | Least significant word                                                                                                                                              |
| LSB             | Least significant bit                                                                                                                                                       | MSB              | Most significant bit                                                                                                                                                |
| >               | Hexadecimal number                                                                                                                                                          | к                | 5-bit constant                                                                                                                                                      |
| IW              | 16-bit immediate value                                                                                                                                                      | 1L               | 32-bit immediate value                                                                                                                                              |
| W               | 16-bit immediate value                                                                                                                                                      | L                | 32-bit immediate value                                                                                                                                              |
| F               | Field select. F=0 selects FS0, FE0<br>in the status register, F=1 selects<br>FS1, FE1                                                                                       | R                | Register file select. Indicates<br>which register file (A or B) the<br>operand registers are in. R=0<br>specifies register file A, R=1<br>specifies register file B |
| ()              | In <b>Instruction syntax</b> , contents<br>of. For example, (Rd) specifies<br>the contents of the destination<br>register                                                   | :                | Concatenation. For example,<br>Rd:Rd + 1 means the concatena-<br>tion of one register and the next<br>into a 64-bit value, as in A0:A1                              |
| →               | Becomes the contents of                                                                                                                                                     | ~                | 1's complement                                                                                                                                                      |
|                 | Absolute value                                                                                                                                                              | []               | Optional parameter                                                                                                                                                  |
| *               | Indirect addressing                                                                                                                                                         | @                | Absolute addressing                                                                                                                                                 |
| <text></text>   | In <b>instruction syntax</b> , indicates<br>address, or register for the text encl<br>an actual source register for <i><r< i=""><br/><i><daddress></daddress></i>.</r<></i> | losed in the ang | le brackets. For example, substitute                                                                                                                                |

# 12.2 Addressing Modes

The TMS34010 supports a variety of addressing modes. Most instructions use only one addressing mode; however, the MOVB, MOVE, and PIXT instructions each support several addressing modes. The following subsections describe the TMS34010 addressing modes.

# 12.2.1 Immediate Addressing

In this addressing mode, the source operand may be one of the following:

- A 16-bit immediate value (designated as IW)
- A 32-bit immediate value (designated as IL)
- A constant (designated as K)

Figure 12-1 shows an example of the MOVI <IL>, <Rd> instruction. A 32-bit immediate value, >FC00, is loaded into the destination register, A3.



Figure 12-1. Immediate Addressing Mode

### 12.2.2 Indirect XY

A source operand or a destination operand can be specified using this addressing mode.

- \**Rs.XY* The register contains the XY address of the data.
- \*Rd.XY The register contains the XY address where the data will be moved.

### 12.2.3 Absolute Addressing

A source operand or a destination operand can be specified as an absolute address.

- @SAddress The specified address contains the data.
- @DAddress The data will be moved into the specified address.

Figure 12-2 shows an example of the MOVB @<SAddress>, <Rd> instruction. In this example, the symbol *FADDR* represents a memory address; the data at this address are loaded into register A4.



Figure 12-2. Absolute Addressing Mode

### 12.2.4 Register Direct

A source operand or a destination operand can be specified using register direct addressing mode.

- Rs The source register contains the data.
- Rd The data will be moved into the destination register.

Figure 12-3 shows an example of the MOVE <Rs>,<Rd> instruction. The contents of the source register, A3, are moved into the destination register, B2.





### 12.2.5 Register Indirect

A source operand or a destination operand can be specified using register indirect addressing modé.

- \*Rs The register contains the address of the data.
- \*Rd The register contains the address where the data will be moved.

Figure 12-4 shows an example of the MOVE <Rs>, \*<Rd>, [<F>] instruction. Register A4 contains the source operand. Register A3 contains an address (represented by the symbol *FADDR*) where the data in A4 will be moved.



Figure 12-4. Register Indirect Addressing Mode

### 12.2.6 Register Indirect with Displacement

A source operand or a destination operand can be specified using this addressing mode.

- \*Rs(Displacement) The address of the data is found by adding the register contents to the signed displacement.
- \*Rd(Displacement) The data will be moved to the address specified by the sum register contents and the signed displacement.

Figure 12-5 shows an example of the MOVE  $\langle Rs \rangle$ ,  $\langle Rd \rangle$  ( $\langle Displacement \rangle$ ) instruction. Register A4 contains the source operand. Register A3 contains an address (represented by the symbol *FADDR*). The displacement, 16, is added to FADDR, to point to the location where the data in A4 will be moved. FS0 contains the field size.



Figure 12-5. Register Indirect with Displacement Addressing Mode

#### 12.2.7 Register Indirect with Predecrement

A source operand or a destination operand can be specified using this addressing mode.

- -\*Rs The address of the data is found by decrementing the register contents by the field size of the move.
- -\**Rd* The data will stored at the address found by decrementing the register contents by the field size of the move.

Figure 12-6 shows an example of the MOVE  $\langle Rs \rangle$ , \*- $\langle Rd \rangle$  instruction. Register A4 contains the source operand. Register A3 contains an address (represented by the symbol *FADDR*). This address is decremented by the field size of the move, so that it points to the location where the data in A4 will be moved. FS1 contains the field size.



Figure 12-6. Register Indirect with Predecrement Addressing Mode

### 12.2.8 Register Indirect with Postincrement

A source operand or a destination operand can be specified using this addressing mode.

- \**Rs*+ The register contains the address of the data. The register contents are incremented after the move.
- \**Rd*+ The register contains the address where the data will be moved. The register contents are incremented after the move.

Figure 12-7 shows an example of the MOVE <Rs>, \*-<Rd> instruction. Register A4 contains the source operand. Register A3 contains an address (represented by *FADDR*) where the data in A4 will be moved. The register contents are incremented after the move. FS0 contains the field size.



Figure 12-7. Register Indirect with Postincrement Addressing Mode

# 12.3 Move Instructions Summary

The move instructions use the GSP's bit-addressing and field operation capabilities to provide flexible memory management. All memory addresses for move operations are bit addresses. When a field is moved from memory to a register. Register bits to the left of the field are filled with either 0s or the sign bit, depending on the field extension mode. When a field is moved to memory from a register, the data for the field is assumed to be right justified within the register, and the bits to the left of the field are ignored. Table 12-2 summarizes the GSP move instructions.

| Move Type         | Mnemonic | Description                                              |
|-------------------|----------|----------------------------------------------------------|
| Register          | MOVE     | Move register to register                                |
| Constant          | ΜΟΥΚ     | Move constant (5 bits)                                   |
|                   | MOVI     | Move immediate (16 bits)                                 |
|                   | MOVI     | Move immediate (32 bits)                                 |
| XY                | MOVX     | Move 16 LSBs of register (X half)                        |
|                   | MOVY     | Move 16 MSBs of register (Y half)                        |
| Multiple Register | MMFM     | Move multiple registers from memory                      |
|                   | MMTM     | Move multiple registers to memory                        |
| Byte              | MOVB     | Move byte (8 bits, 9 addressing modes)                   |
| Field             | MOVE     | Move field to/from memory/register (15 addressing modes) |

Table 12-2. Summary of Move Instructions

### 12.3.1 Register-to-Register Moves

The register-to-register MOVE instruction moves data directly between register files A and B. This is a 32-bit move; the entire contents of the destination register are replaced.

#### 12.3.2 Constant-to-Register Moves

The MOVK and MOVI instructions load a register with a constant value. MOVK places a zero-extended value of 1 to 32 in the register. MOVI has two modes, 16-bit and 32-bit. The 32-bit MOVI uses two extension words which explicitly define the value to be stored in the register. The extension word for the 16-bit MOVI contains a value which is sign extended to 32 bits when moved into the register. Use the CLR instruction to store 0 in a register.

#### 12.3.3 X and Y Register Moves

The MOVX and MOVY instructions move the X and Y halves, respectively; the other half of the destination register is not affected. These are 16-bit moves within the register file. XY addressing is discussed in Section 4.

#### 12.3.4 Multiple Register Moves

Multiple-register moves save and restore select members of up to an entire file of registers to memory. A 16-bit mask specifies which of the 16 registers in the designated file are to be moved to or from memory. One register from the selected file acts as a pointer register for the move. Any of the registers in the file, including the SP, may be used as the pointer register. The selected registers are input as a list; the assembler checks that they and the pointer register are all in the same file. The pointer register contains a bit address for the register "stack." The stacking operation follows the same conventions as the system stack, growing in the direction of lower memory. If the SP is used, both register files may be moved to the same stack area (since SP may be accessed from both files). MMTM moves multiple registers to the stack while MMFM moves them from memory back to the register file.

#### 12.3.5 Byte Moves

Byte moves are special 8-bit cases of the field moves described in Section 12.3.6. Byte moves are implicitly 8-bit moves. They transfer data:

- From memory to a register (using field extraction),
- From a register to memory (using field insertion), or
- From memory to memory (using field extraction and field insertion).

A byte can begin on any bit boundary within a word. When a byte is moved from memory to a general-purpose register, it is right justified within the register so that the LSB of the byte coincides with the rightmost bit (bit 0) of the register. The byte is sign extended to fill the 24 MSBs of the register.

Table 12-3 lists the possible combinations of source and destination addressing modes for MOVBs.

| Source             | ]      | Destination / | Addressing Mo | de       |
|--------------------|--------|---------------|---------------|----------|
| Addressing<br>Mode | Rd *Rd |               | *Rd(disp)     | @Address |
| Rs                 |        | •             | •             | •        |
| *Rs                | •      | •             |               |          |
| *Rs(Disp)          | •      |               | •             |          |
| @Address           | •      |               |               | •        |

Table 12-3. MOVB Addressing Modes

Note: The ● symbol indicates a valid operation; a blank box indicates an invalid operation.

Sequences of byte-move operations can be expected to execute more efficiently if the byte address points to an even 8-bit boundary within memory. This occurs when the three LSBs of the 32-bit starting address of the byte are 0. A byte that straddles a word boundary requires twice as many memory cycles to access.

### 12.3.6 Field Moves

A field is a configurable data structure in memory. It is identified by two parameters – size and data address. A field's length can be defined to be any value from 1 to 32 bits. Field moves manipulate arbitrarily-sized data fields in memory and the register file.

- Field data in *memory* is addressed by its bit address and is treated as a string of contiguous bits; it may start at any bit address in memory.
- Field data in *the register file* is right justified in the register; the LSB of the field is stored in the LSB of the register.

When field data is moved into a register, it is right justified within the register. The register bits to the left of the field are all 1s or all 0s, depending on the values of both the appropriate FE (field extension) bit in the status register, and sign bit (MSB) of the field. If FE=1, the field is sign extended; if FE=0, the field is zero extended. When data is moved from a register, these non-field bits of the register are ignored.

Fields are transferred between the general-purpose registers and memory by means of the memory-to-register and register-to-memory move instructions. Fields are transferred from one memory location to another via the memory-to-memory move instructions.

Table 12-4 lists the possible combinations of source and destination addressing modes for MOVEs.

| Source<br>Addressing | Destination Addressing Mode |     |      |      |           |          |  |  |  |  |  |
|----------------------|-----------------------------|-----|------|------|-----------|----------|--|--|--|--|--|
| Mode                 | Rd                          | *Rd | *Rd+ | -*Rd | *Rd(disp) | @Address |  |  |  |  |  |
| Rs                   |                             |     | •    | •    | •         | •        |  |  |  |  |  |
| *Rs                  | •                           | •   |      |      |           |          |  |  |  |  |  |
| *Rs+                 | •                           |     | •    |      |           |          |  |  |  |  |  |
| -*Rs                 | •                           |     |      | •    |           |          |  |  |  |  |  |
| *Rs(Disp)            | •                           |     | •    |      | •         |          |  |  |  |  |  |
| @Addr                | •                           |     | •    |      |           | •        |  |  |  |  |  |

Table 12-4. Field Move Addressing Modes

Note: The • symbol indicates a valid operation; a blank box indicates an invalid operation.

Two field sizes are simultaneously available for field moves. The lengths of fields 0 and 1 are defined by two 5-bit fields in the status register, FS0 and FS1. The status register also contains the FE0 and FE1 parameters, which define the field extension properties of the data when it is moved into a register.

The SETF instruction specifies the size and signed/unsigned condition of either field 0 or 1 by placing this data in one of two 6-bit fields located in the

status register. One bit specifies sign/zero extension, and five bits store the field size (in bits).

The EXGF instruction may also set either of the two field types, while preserving a copy of the previous definition.

The address of a field points to its least significant bit. A field can begin at an arbitrary bit address in memory. Field data addresses for particular moves are derived from values in registers and extension words following the instruction. Field moves transfer data:

- From memory to a register (using field extraction),
- From a register to memory (using field insertion), or
- From memory to memory (using field extraction and field insertion).

#### 12.3.6.1 Register-to-Memory Field Moves

Figure 12-8 illustrates the register-to-memory move operation. In this type of move, the source register contains the right-justified field data (width is specified by the field size). The destination memory location is the bit position pointed to by the destination memory address. The address consists of a portion defining the starting word in which the field is to be written and an offset into that word, the bit address. Depending on the bit address within this word and the field size, the destination location may extend into two or more words. The field size for the move is one of two indirect values stored in ST, as selected by the programmer. The field extension bit is not used.



Figure 12-8. Register-to-Memory Moves

#### 12.3.6.2 Memory-to-Register Field Moves

Figure 12-9 shows the memory-to-register move operation. The source memory location is the bit position pointed to by the source memory address. The address consists of a portion defining the starting word in which the field is to be written and an offset into that word, the bit address. Depending on the bit address within this word and the field size, the source location may extend into two or more words. After the move, the destination register LSBs contain the right-justified field data (width is specified by the field size). The MSBs of the register contain either all 1s or all 0s. If the sign extension bit FE0 or FE1 associated with the field size selected is 0, the MSBs are 0s. If the sign extension bit selected is 1, the MSBs contain the value of the sign bit of the field data (its MSB). The field size for the move is one of two indirect values stored in ST, as selected by the programmer.



Figure 12-9. Memory-to-Register Moves

#### 12.3.6.3 Memory-to-Memory Field Moves

Figure 12-10 shows a memory-to-memory field move operation. The source memory location is the bit position pointed to by the source memory address. The destination memory location is the bit position pointed to by the destination memory address. Depending on the bit addresses within the respective words and the field size, either the source location or destination locations may extend into two or more words. After the move, the destination location contains the field data from the source memory location. The field size for the move is one of two indirect values stored in ST, as selected by the programmer. The field extension bit is not used.



Figure 12-10. Memory-to-Memory Moves

# 12.4 PIXBLT Instructions Summary

The TMS34010 supports 6 different PIXBLT instructions. PIXBLTs vary according to the format of the source and destination pixel blocks. Table 12-5 summarizes the PIXBLT instructions.

| Syntax       | Formats          | Page   |
|--------------|------------------|--------|
| PIXBLT B,L   | Binary to linear | 12-157 |
| PIXBLT B,XY  | Binary to XY     | 12-162 |
| PIXBLT L,L   | Linear to linear | 12-169 |
| PIXBLT L,XY  | Linear to XY     | 12-175 |
| PIXBLT XY,L  | XY to linear     | 12-181 |
| PIXBLT XY,XY | XY to XY         | 12-186 |

Table 12-5. PIXBLT Instruction Summary

# 12.5 PIXT Instructions Summary

The PIXT instructions move single pixels. The pixel may originate from a register or a memory location, and may be moved to a register or a memory location. There are 6 variations of the PIXT instruction; each uses a different combination of the addressing modes described in Section 12.2.

Table 12-6 lists the possible combinations of source and destination addressing modes for PIXTs.

| Source             | Destina | tion Addressi | ing Mode |
|--------------------|---------|---------------|----------|
| Addressing<br>Mode | Rd      | *Rd           | *Rd.XY   |
| Rs                 |         | •             | •        |
| *Rs                | ٠       | •             |          |
| *Rs.XY             |         | •             | •        |

Table 12-6. PIXT Addressing Modes

Note: The ● symbol indicates a valid operation; a blank box indicates an invalid operation.

| Graphics Instructions                                            |       |                   |      |          |        |      |  |  |  |  |
|------------------------------------------------------------------|-------|-------------------|------|----------|--------|------|--|--|--|--|
| Syntax and Description                                           | Words | Machine<br>States | MSB  | 16-Bit ( | Opcode | LSB  |  |  |  |  |
| ADDXY Rs,Rd<br>Add registers in XY mode                          | 1     | 1,4               | 1110 | 0005     | SSSR   | DDDD |  |  |  |  |
| CMPXY Rd,Rd<br>Compare X and Y halves of registers               | 1     | 3,6               | 1110 | 0105     | SSSR   | DDDD |  |  |  |  |
| CPW Rs,Rd<br>Compare point to window                             | 1     | 1,4               | 1110 | 0115     | SSSR   | DDDD |  |  |  |  |
| CVXYL Rs,Rd<br>Convert XY address to linear address              | 1     | 3,6               | 1110 | 1005     | SSSR   | DDDD |  |  |  |  |
| DRAV Rs,Rd<br>Draw and advance                                   | 1     | t                 | 1111 | 0115     | SSSR   | DDDD |  |  |  |  |
| FILL L<br>Fill array with processed pixels, linear               | 1     | ±                 | 0000 | 1111     | 1100   | 0000 |  |  |  |  |
| FILL XY<br>Fill array with processed pixels, XY                  | 1     | ‡                 | 0000 | 1111     | 1110   | 0000 |  |  |  |  |
| MOVX Rs,Rd<br>Move X half of register                            | 1     | 1,4               | 1110 | 1105     | SSSR   | DDDD |  |  |  |  |
| MOVY Rs,Rd<br>Move Y half of register                            | 1     | 1,4               | 1110 | 1115     | SSSR   | DDDD |  |  |  |  |
| PIXBLT B,L<br>Pixel block transfer, binary to linear             | 1     | ‡‡                | 0000 | 1111     | 1000   | 0000 |  |  |  |  |
| PIXBLT B,XY<br>Pixel block transfer and expand, binary to XY     | 1     | ‡‡                | 0000 | 1111     | 1010   | 0000 |  |  |  |  |
| PIXBLT L,L<br>Pixel block transfer, linear to linear             | 1     | ş                 | 0000 | 1111     | 0000   | 0000 |  |  |  |  |
| PIXBLT L,XY<br>Pixel block transfer, linear to XY                | 1     | 5                 | 0000 | 1111     | 0010   | 0000 |  |  |  |  |
| PIXBLT XY,L<br>Pixel block transfer, XY to linear                | 1     | ş                 | 0000 | 1111     | 0100   | 0000 |  |  |  |  |
| PIXBLT XY,XY<br>Pixel block transfer, XY to XY                   | 1     | ş                 | 0000 | 1111     | 0110   | 0000 |  |  |  |  |
| PIXT Rs,*Rd<br>Pixel transfer, register to indirect              | 1     | †                 | 1111 | 1005     | SSSR   | DDDD |  |  |  |  |
| PIXT Rs,*Rd.XY<br>Pixel transfer, register to indirect XY        | 1     | +                 | 1111 | 0005     | SSSR   | DDDD |  |  |  |  |
| PIXT *Rs,Rd<br>Pixel transfer, indirect to register              | 1     | t                 | 1111 | 101S     | SSSR   | DDDD |  |  |  |  |
| PIXT *Rs,*Rd<br>Pixel transfer, indirect to indirect             | 1     | †                 | 1111 | 1105     | SSSR   | DDDD |  |  |  |  |
| PIXT *Rs.XY,Rd<br>Pixel transfer, indirect XY to register        | 1     | †                 | 1111 | 0015     | SSSR   | DDDD |  |  |  |  |
| PIXT *Rs.XY,*Rd.XY<br>Pixel transfer, indirect XY to indirect XY | 1     | t                 | 1111 | 0105     | SSSR   | DDDD |  |  |  |  |
| SUBXY Rs,Rd<br>Subtract registers in XY mode                     | 1     | 1,4               | 1110 | 001S     | SSSR   | DDDD |  |  |  |  |
| LINE Z<br>Line draw                                              | 1     | Δ                 | 1101 | 1111     | Z001   | 1010 |  |  |  |  |

### Table 12-7. TMS34010 Instruction Set Summary

See instruction
 See Section 13.3, FILL Instructions Timing
 See Section 13.5, PIXBLT Expand Instructions Timing
 See Section 13.4, PIXBLT Instructions Timing
 Δ See Section 13.6, The LINE Instruction Timing

| Move Instructions                                                                                  |       |                   |      |        |        |      |  |  |  |  |
|----------------------------------------------------------------------------------------------------|-------|-------------------|------|--------|--------|------|--|--|--|--|
| Syntax and Description                                                                             | Words | Machine<br>States | MSB  | 16-Bit | Opcode | LSB  |  |  |  |  |
| MOVB Rs,*Rd<br>Move byte, register to indirect                                                     | 1     | ٩ï                | 1000 | 1105   | SSSR   | DDDD |  |  |  |  |
| MOVB *Rs,Rd<br>Move byte, indirect to register                                                     | 1     | ۹                 | 1000 | 1115   | SSSR   | DDDD |  |  |  |  |
| MOVB *Rs,*Rd<br>Move byte, indirect to indirect                                                    | 1     | ٩                 | 1001 | 1105   | SSSR   | DDDD |  |  |  |  |
| MOVB *Rs,*Rd(Disp)<br>Move byte, register to indirect with displacement                            | 2     | १                 | 1010 | 1105   | SSSR   | DDDD |  |  |  |  |
| MOVB *Rs(Disp),Rd<br>Move byte, indirect with displacement to register                             | 2     | f                 | 1010 | 1115   | SSSR   | DDDD |  |  |  |  |
| MOVB *Rs(Disp),*Rd(Disp)<br>Move byte, indirect with displacement to indirect<br>with displacement | 3     | १                 | 1011 | 1105   | SSSR   | DDDD |  |  |  |  |
| MOVB Rs,@DAddress<br>Move byte, register to absolute                                               | 3     | ¶                 | 0000 | 0101   | 111R   | SSSS |  |  |  |  |
| MOVB @SAddress,Rd<br>Move byte, absolute to register                                               | 3     | f                 | 0000 | 0111   | 111R   | DDDD |  |  |  |  |
| MOVB @SAddress,@DAddress<br>Move byte, absolute to absolute                                        | 5     | ۹                 | 0000 | 0011   | 0100   | 0000 |  |  |  |  |
| MOVE Rs,Rd<br>Move register to register                                                            | 1     | 1,4               | 0100 | 1 1MS  | SSSR   | DDDD |  |  |  |  |
| MOVE Rs,*Rd,F<br>Move field, register to indirect                                                  | 1     | শ                 | 1000 | 00FS   | SSSR   | DDDD |  |  |  |  |
| MOVE Rs,-*Rd,F<br>Move field, register to indirect (predecrement)                                  | 1     | १                 | 1010 | 00FS   | SSSR   | DDDD |  |  |  |  |
| MOVE Rs,*Rd+,F<br>Move field, register to indirect (postincrement)                                 | 1     | १                 | 1001 | 00FS   | SSSR   | DDDD |  |  |  |  |
| MOVE *Rs,Rd,F<br>Move field, indirect to register                                                  | 1     | শ                 | 1000 | 01 F S | SSSR   | DDDD |  |  |  |  |
| MOVE -*Rs,Rd,F<br>Move field, indirect (predecrement) to register                                  | 1     | শ                 | 1010 | 01 F S | SSSR   | DDDD |  |  |  |  |
| MOVE *Rs+,Rd,F<br>Move field, indirect (postincrement) to register                                 | 1     | ¶T                | 1001 | 01 F S | SSSR   | DDDD |  |  |  |  |
| MOVE *Rs,*Rd,F<br>Move field, indirect to indirect                                                 | 1     | ¶T                | 1000 | 10FS   | SSSR   | DDDD |  |  |  |  |
| MOVE -*Rs,-*Fd,F<br>Move field, indirect (predecrement) to indirect<br>(predecrement)              | 1     | ¶                 | 1010 | 10FS   | SSSR   | DDDD |  |  |  |  |
| MOVE *Rs+,*Rd+,F<br>Move field, indirect (postincrement) to indirect<br>(postincrement)            | 1     | ¶                 | 1001 | 10FS   | SSSR   | DDDD |  |  |  |  |
| MOVE Rs,*Rd(Disp),F<br>Move field, register to indirect with displacement                          | 2     | ¶                 | 1011 | 00FS   | SSSR   | DDDD |  |  |  |  |
| MOVE *Rs(Disp),Rd,F<br>Move field, indirect with displacement to register                          | 2     | ¶T                | 1011 | 01FS   | SSSR   | DDDD |  |  |  |  |

# Table 12-7. TMS34010 Instruction Set Summary (Continued)

1 See Section 13.2, MOVE and MOVB Instructions Timing

| Move Instruct                                                                                         | ions (Cor | ntinued)          |      |        | ······ |          |
|-------------------------------------------------------------------------------------------------------|-----------|-------------------|------|--------|--------|----------|
| Syntax and Description                                                                                | Words     | Machine<br>States | мѕв  | 16-Bit | Opcode | LSB      |
| MOVE *Rs(Disp),*Rd+,F<br>Move field, indirect with displacement to indirect<br>(postincrement)        | 2         | π                 | 1101 | 00FS   | SSSR   | DDDD     |
| MOVE *Rs(Disp),*Rd(Disp),F<br>Move field, indirect with displacement to indirect<br>with displacement | 3         | ¶                 | 1011 | 10FS   | SSSR   | DDDD     |
| MOVE Rs,@DAddress,F<br>Move field, register to absolute                                               | 3         | П                 | 0000 | 01 F 1 | 100R   | DDDD     |
| MOVE @SAddress,Rd,F<br>Move field, absolute to register                                               | 3         | ी                 | 0000 | 01 F 1 | 101 R  | DDDD     |
| MOVE @SAddress,*Rd+,F<br>Move field, absolute to indirect (postincrement)                             | 3         | গ                 | 1101 | 01F0   | 000R   | DDDD     |
| MOVE @SAddress,@DAddress,F<br>Move field, absolute to absolute                                        | 5         | Π                 | 0000 | 01F1   | 1100   | DDDD     |
| General                                                                                               | nstructio | ons               | L.,  |        |        |          |
| Syntax and Description                                                                                | Words     | Machine<br>States | мѕв  | 16-Bit | Opcode | ,<br>LSB |
| ABS Rd<br>Store absolute value                                                                        | 1         | 1,4               | 0000 | 0011   | 100R   | DDDD     |
| ADD Rs,Rd<br>Add registers                                                                            | 1         | 1,4               | 0100 | 0005   | SSSR   | DDDD     |
| ADDC Rs,Rd<br>Add registers with carry                                                                | 1         | 1,4               | 0100 | 001S   | SSSR   | DDDD     |
| ADDI IW,Rd<br>Add immediate (16 bits)                                                                 | 2         | 2,8               | 0000 | 1011   | 000R   | DDDD     |
| ADDI IL.Rd<br>Add immediate (32 bits)                                                                 | 3         | 3,12              | 0000 | 1011   | 001 R  | DDDD     |
| ADDK K,Rd<br>Add constant (5 bits)                                                                    | 1         | 1,4               | 0001 | 00KK   | KKKR   | DDDD     |
| AND Rs,Rd<br>AND registers                                                                            | 1         | 1,4               | 0101 | 0005   | SSSR   | DDDD     |
| ANDI IL,Rd<br>AND immediate (32 bits)                                                                 | 3         | 3,12              | 0000 | 1011   | 100R   | DDDD     |
| ANDN Rs,Rd<br>AND register with complement                                                            | 1         | 1,4               | 0101 | 001 S  | SSSR   | DDD      |
| ANDNI IL,Rd<br>AND not immediate (32 bits)                                                            | 3         | 3,12              | 0000 | 1011   | 100R   | DDDD     |
| BTST K,Rd<br>Test register bit, constant                                                              | 1         | 1,4               | 0001 | 11KK   | KKKR   | DDDD     |
| BTST Rs,Rd<br>Test register bit, register                                                             | 1         | 2,5               | 0100 | 1015   | SSSR   | DDDD     |
| CLR Rd<br>Clear register                                                                              | 1         | 1,4               | 0101 | 011 D  | DDDR   | DDDD     |
| CLRC<br>Clear carry                                                                                   | 1         | 1,4               | 0000 | 0011   | 0010   | 0000     |
| CMP Rs,Rd<br>Compare registers                                                                        | 1         | 1,4               | 0000 | 1011   | 01 0 R | DDDD     |

# Table 12-7. TMS34010 Instruction Set Summary (Continued)

T See Section 13.2, MOVE and MOVB Instructions Timing

| General Instructions (Continued) |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                 |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Words                            | Machine<br>States                                                                                                                                                                                                                                                                                                                                                                                                           | MSB                                                                                                                                             | 16-Bit                                                                                                                                                                                                                                     | Opcode                                                                                                                                                                                                                                                                                                      | LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 2                                | 2,8                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 1011                                                                                                                                                                                                                                       | 010R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 3                                | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                        | 0000                                                                                                                                            | 1011                                                                                                                                                                                                                                       | 011R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0001                                                                                                                                            | 0100                                                                                                                                                                                                                                       | 001 R                                                                                                                                                                                                                                                                                                       | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 3,6                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 0011                                                                                                                                                                                                                                       | 0110                                                                                                                                                                                                                                                                                                        | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 40,43<br>39,42 Δ                                                                                                                                                                                                                                                                                                                                                                                                            | 0101                                                                                                                                            | 1005                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 37,40                                                                                                                                                                                                                                                                                                                                                                                                                       | 0101                                                                                                                                            | 101S                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 3,6                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 1101                                                                                                                                                                                                                                       | 0110                                                                                                                                                                                                                                                                                                        | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 1101                                                                                                                                            | 01 F 1                                                                                                                                                                                                                                     | 000R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0110                                                                                                                                            | 101S                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 2                                | †                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000                                                                                                                                            | 1001                                                                                                                                                                                                                                       | 101 R                                                                                                                                                                                                                                                                                                       | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 2                                | +                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000                                                                                                                                            | 1001                                                                                                                                                                                                                                       | 100R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 40,43                                                                                                                                                                                                                                                                                                                                                                                                                       | 0110                                                                                                                                            | 1105                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 35,38                                                                                                                                                                                                                                                                                                                                                                                                                       | 0110                                                                                                                                            | 111S                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 2                                | 2,8                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 1001                                                                                                                                                                                                                                       | 110R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 3                                | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                        | 0000                                                                                                                                            | 1001                                                                                                                                                                                                                                       | 111R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0001                                                                                                                                            | 10KK                                                                                                                                                                                                                                       | KKKR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 20,23                                                                                                                                                                                                                                                                                                                                                                                                                       | 0101                                                                                                                                            | 1105                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 21,24                                                                                                                                                                                                                                                                                                                                                                                                                       | 0101                                                                                                                                            | 1115                                                                                                                                                                                                                                       | SSSR                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 0011                                                                                                                                                                                                                                       | 101R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 0011                                                                                                                                                                                                                                       | 110R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 0011                                                                                                                                                                                                                                       | 0000                                                                                                                                                                                                                                                                                                        | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 1                                | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         | 0000                                                                                                                                            | 0011                                                                                                                                                                                                                                       | 111R                                                                                                                                                                                                                                                                                                        | DDDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                                  | Words         2           3         1           1         1           1         1           1         1           1         1           1         1           1         1           1         1           1         1           1         1           2         2           1         1           2         3           1         1           1         1           1         1           1         1           1         1 | WordsMachine<br>States22,833,1211,413,6140,43<br>39,42 $\Delta$ 137,4013,611,411,411,411,411,42†2†135,3822,833,1211,4120,2311,411,411,411,411,4 | WordsMachine<br>StatesMSB22,8000033,12000011,4000113,60000140,43<br>$39,42 \Delta$ 0101137,40010113,6000011,4110111,4110111,40110210000210000140,43011021000011,40010135,38011022,8000033,12000011,40011121,24010111,4000011,4000011,40000 | WordsMachine<br>States16-Bit<br>MSB22,80000101133,120000101111,40001010013,600000011140,43<br>$39,42 \Delta$ 0101100S137,400101101S13,60000110111,4110101F111,40110101S21000010012100001001140,430110110S2100001001135,380110111S22,80000100133,120000100111,4000110KK121,24010111S11,40000001111,400000011 | Words         Machine<br>States         16-Bit Opcode<br>MSB           2         2,8         0000         1011         010R           3         3,12         0000         1011         011R           1         1,4         0001         0100         001R           1         3,6         0000         0011         0110           1         3,6         0000         0011         0110           1         3,6         0000         1011         010S           1         3,6         0000         1011         0110           1         3,6         0000         1101         0110           1         3,6         0000         1101         0110           1         1,4         1101         01F1         000R           1         1,4         0110         101S         SSSR           2         1         0000         1001         101R           2         1         0000         1001         100R           1         40,43         0110         110S         SSSR           2         2,8         0000         1001         110R           3         3,12 <td< td=""></td<> |  |  |  |  |

| Table 12-7. TMS34 | 10 Instruction | Set Summary | (Continued) |
|-------------------|----------------|-------------|-------------|
|-------------------|----------------|-------------|-------------|

t See instruction
t If F=1, add 1 to cycle time
Δ Rd even/Rd odd

.

| tructions (Co | ontinued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                              |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Words         | Machine<br>States                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 16-Bit Opcode<br>MSB LSB                                                                                                                                                                                                                                                     |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0101 010S SSSR DDDD                                                                                                                                                                                                                                                          |
| 3             | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0000 1011 101R DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0011 00KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0110 10SS SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000 1101 1110 0000                                                                                                                                                                                                                                                          |
| 1             | 1,4<br>2,5 <sup>‡</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0000 01F1 01FS SSSS                                                                                                                                                                                                                                                          |
| 1             | 3,6                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000 01F1 000R DDDD                                                                                                                                                                                                                                                          |
| 1             | 3,6                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0010 00KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 3,6                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0110 000S SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0010 01KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0110 001S SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0010 10KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0110 010S SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0010 11KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0110 0115 SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0100 010S SSSR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0100 011S SSSR DDDD                                                                                                                                                                                                                                                          |
| 2             | 2,8                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000 1011 111R DDDD                                                                                                                                                                                                                                                          |
| 3             | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0000 1101 111R DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0001 01KK KKKR DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0101 011S SSSR DDDD                                                                                                                                                                                                                                                          |
| 3             | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0000 1011 110D DDDD                                                                                                                                                                                                                                                          |
| 1             | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0000 01F1 001R DDDD                                                                                                                                                                                                                                                          |
|               | Words           1           3           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           1           3 | WordsStates1 $1,4$ 3 $3,12$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $3,6$ 1 $3,6$ 1 $3,6$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 1 $1,4$ 3 $3,12$ |

#### Table 12-7. TMS34010 Instruction Set Summary (Continued)

<sup>†</sup> See instruction <sup>‡</sup> If F=1, add 1 to cycle time  $\Delta$  Rd even/Rd odd

| Program Control and C                                                  | ontext Swi | tching Inst                       | ructio | ns     |        |      |
|------------------------------------------------------------------------|------------|-----------------------------------|--------|--------|--------|------|
| Syntax and Description                                                 | Words      | Machine<br>States                 |        |        | Opcode | LSB  |
| CALL Rs<br>Call subroutine indirect                                    | 1          | ${3+(3),9\atop 3+(9),15}\Theta$   | 0000   | 1001   | 001 R  | DDDD |
| CALLA Address<br>Call subroutine address                               | 3          | 4+(2),15<br>4+(8),21Θ             | 0000   | 1101   | 0101   | 1111 |
| CALLR Address<br>Call subroutine relative                              | 2          | 3+(2),11<br>3+(8),17 <sup>0</sup> | 0000   | 1101   | 0011   | 1111 |
| DSJ Rd,Address<br>Decrement register and skip jump                     | 2          | <sup>3,9</sup><br>2,8 П           | 0000   | 1101   | 100R   | DDDD |
| DSJEQ Rd, Address<br>Conditionally decrement register and skip<br>jump | 2          | <sup>3,9</sup><br>2,8 п           | 0000   | 1101   | 101R   | DDDD |
| DSJNE Rd, Address<br>Conditionally decrement register and skip<br>jump | 2          | <sup>3,9</sup><br>2,8 п           | 0000   | 1101   | 110R   | DDDD |
| DSJS Rd,Address<br>Decrement register and skip jump short              | 1          | <sup>2,5</sup><br>3,6 П           | 0011   | 1 DK K | KKKR   | DDDD |
| EMU<br>Initiate emulation                                              | 1          | 6,9                               | 0000   | 0001   | 0000   | 0000 |
| EXGPC Rd<br>Exchange program counter with register                     | 1          | 2,5                               | 0000   | 0001   | 001R   | DDDD |
| GETPC Rd<br>Get program counter into register                          | 1          | 1,4                               | 0000   | 0001   | 010R   | DDDD |
| GETST Rd<br>Get status register into register                          | 1          | 1,4                               | 0000   | 0001   | 100R   | DDDD |
| JAcc Address<br>Jump absolute conditional                              | 3          | <sup>3,6</sup><br>4,7 П           | 1100   | code   | 1000   | 0000 |
| JRcc Address<br>Jump relative conditional                              | 2          | <sup>3,6</sup><br>1,4 П           | 1100   | code   | 0000   | 0000 |
| JRcc Address<br>Jump relative conditional short                        | 1          | <sup>2,5</sup><br>2,5 П           | 1100   | code   | x      | x    |
| JUMP Rs<br>Jump indirect                                               | 1          | 2,5                               | 0000   | 0001   | 011R   | DDDD |
| POPST<br>Pop status register from stack                                | 1          | 8,11<br>10,13 <sup>0</sup>        | 0000   | 0001   | 1100   | 0000 |
| PUSHST<br>Push status register onto stack                              | 1          | 2+(3),8<br>$2+(8),13\Theta$       | 0000   | 0001   | 1110   | 0000 |
| PUTST Rs<br>Copy register into status                                  | 1          | 3,6                               | 0000   | 0001   | 101R   | DDDD |
| RETI<br>Return from interrupt                                          | 1          | 11,14<br>15,18Φ                   | 0000   | 1001   | 0100   | 0000 |
| RETS [N]<br>Return from subroutine                                     | 1          | 7,10<br>9,12Φ                     | 0000   | 1001   | 011N   | NNNN |
| TRAP N<br>Software interrupt                                           | 1          | 16,19<br>30,33 <sup>Θ</sup>       | 0000   | 1001   | 000N   | NNNN |

#### Table 12-7. TMS34010 Instruction Set Summary (Concluded)

Θ SP aligned/SP nonaligned
 Π Jump/no jump
 Φ Stack aligned/stack nonaligned

- Syntax This line shows you how to enter an instruction. Here are some sample syntaxes:
  - **EXAMPLE** <source operand>,<destination operand>

If an operand is enclosed in angle brackets (< and >), substitute actual source and destination operands (such as a register or constant) for the text that is shown.

#### • EXAMPLE B,XY

If an operand is **not** enclosed in angle brackets, then enter it as shown. In this example, you would actually enter EXAMPLE B,XY.

• **EXAMPLE** < source operand>[,< destination operand>]

If an operand is enclosed in square brackets ([]), then the operand is optional. (Do not enter the brackets.) This example could be entered as EXAMPLE source operand, destination operand **or** as EXAMPLE source operand.

**Execution** This section describes instruction execution. The general form is:

<operand> operator <operand $> \rightarrow <$ operand>

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9_ | 8 | 7     | 6     | 5 | 4 | 3                                                              | 2      | 1     | 0    |
|----------|----|----|----|----|----|----|----|---|-------|-------|---|---|----------------------------------------------------------------|--------|-------|------|
|          | 0  | 0  | 0  | 0  | 0  | 0  | 0  | < | sourc | e opd | > | R | <de< th=""><th>stinat</th><th>ion o</th><th>opd&gt;</th></de<> | stinat | ion o | opd> |

This section displays the contents of the instruction word.

- **Operands** This section describes any instruction operands and elements of the preceding opcode format. Any assembler exception handling for operands may be described here.
- Fields This line discusses any fields in the opcode that are not explicit operands.
- **Description** This section describes the instruction execution and its effect on the rest of the processor or memory contents. Any constraints on the operands imposed by the GSP or the assembler are also described here. Special instruction applications may follow the description.

#### Implied Operands

This section describes any operands which are implicit inputs to the instruction. These operands are usually B file registers and I/O registers and are described in detail in Sections 5 and 6. You must load these registers with appropriate values before instruction execution.

| -        |      | B File Re | egisters                     |   |  |  |  |  |
|----------|------|-----------|------------------------------|---|--|--|--|--|
| Register | Name | Format    | Description                  | 1 |  |  |  |  |
|          | •    |           | •                            |   |  |  |  |  |
| •        | •    |           | • .                          |   |  |  |  |  |
|          |      | I/O Reg   | listers                      |   |  |  |  |  |
| Address  | Name | Des       | cription and Elements (Bits) |   |  |  |  |  |
| •        | •    |           | •                            |   |  |  |  |  |
| •        | •    |           | •                            |   |  |  |  |  |

#### **Special Graphics Topics**

Graphics instructions (DRAV, PIXBLTs, etc.) may present special topics of discussion under the following headings:

- Source Array
- Source Expansion
- Destination Array
- Pixel Processing
- Window Checking
- Transparency
- Corner Adjust
- Plane Mask
- Shift Register Transfers

Interrupts Discusses the effects of possible interrupts.

Words Specifies the number of memory words required to store the instruction and its extension words.

Machine States

Cache resident + (Hidden cycles), Cache disabled

Specifies instruction cycle timing for the instruction. Not all instructions have hidden cycles. Section 13, Instruction Timings, provides a complete explanation of instruction timing.

Status Bits N Describes the instruction's effects on the sign bit.

- C Describes the instruction's effects on the carry bit.
  - Z Describes the instruction's effects on the zero bit.
- V Describes the instruction's effects on the overflow bit.

# **Examples** Each instruction description contains sample code, and shows the effects of the code on memory and/or registers.

| Syntax            | ABS < <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | (Rd)  → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       0       0       1       1       1       0       0       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description       | ABS stores the absolute value of the contents of the destination register back into the destination register. This is accomplished by subtracting the destination register data from 0 and storing it if status bit N indicates that the result is positive. If the result of the subtraction is negative, then the original contents of the destination register are retained.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Status Bits       | <ul> <li>N 1 if the original data is positive, 0 otherwise. This status bit is the inverse of its normal function; it is the output of the subtract-from-0 operation.</li> <li>C Unaffected</li> <li>Z 1 if the original data is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise. An overflow occurs if Rd contains &gt;8000 0000 (&gt;8000 0000 is returned).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Examples          | Code         Before         After           A1         NCZV         A1           ABS         >7FFF         1x00         >7FFF           ABS         A1         >FFFF         1x00         >7FFF           ABS         A1         >FFFF         0x00         >0000         0001           ABS         A1         >FFFF         0x00         >0000         0001           ABS         A1         >8000         0x00         1x01         >8000         0000           ABS         A1         >8000         0x01         0x00         >7FFF         FFFF           ABS         A1         >8000         0x01         1x01         >8000         0x01           ABS         A1         >0000         0x11         1x00         >0000         0x01           ABS         A1         >0000         0x11         0x00         >0000         0x01 |

### ADD

| Α | D | D |
|---|---|---|
|   |   |   |

| Syntax            | ADD <rs>,&lt;</rs>                                                                                                             | Rd>                                                                                                                  |               |                                           |                                                          |       |                                                                    |                                                          |                                                                                 |                                                    |                                               |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------|----------------------------------------------------------|-------|--------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------|
| Execution         | $(Rs) + (Rd) \rightarrow$                                                                                                      | Rd                                                                                                                   |               |                                           |                                                          |       |                                                                    |                                                          |                                                                                 |                                                    |                                               |
| Encoding          | 15 14 13 13<br>0 1 0 0                                                                                                         | 2 11 10<br>0 0 0                                                                                                     | 9             | 87                                        | 6<br>Rs                                                  | 5     | 4<br>R                                                             | 3                                                        | 2<br>R                                                                          | 1<br>d                                             | 0                                             |
| Description       | ADD adds the c<br>nation register; t                                                                                           |                                                                                                                      |               |                                           |                                                          |       |                                                                    |                                                          | s of t                                                                          | he d                                               | esti-                                         |
|                   | Multiple-precision in conjunction v                                                                                            |                                                                                                                      |               |                                           |                                                          | hed t | oy us                                                              | ing t                                                    | his ir                                                                          | stru                                               | ction                                         |
|                   | The source and                                                                                                                 | destination r                                                                                                        | egist         | ers mus                                   | st be in                                                 | the   | same                                                               | e reg                                                    | ister                                                                           | file.                                              |                                               |
| Words             | 1                                                                                                                              |                                                                                                                      |               |                                           |                                                          |       |                                                                    |                                                          |                                                                                 |                                                    |                                               |
| Machine<br>States | 1,4                                                                                                                            |                                                                                                                      |               |                                           |                                                          |       |                                                                    |                                                          |                                                                                 |                                                    |                                               |
| Status Bits       | C 1 if there is<br>Z 1 if the resu                                                                                             | It is negative<br>a carry, 0 oth<br>It is 0, 0 othe<br>an overflow,                                                  | nerw<br>erwis | ise.<br>Se.                               |                                                          |       |                                                                    |                                                          |                                                                                 |                                                    |                                               |
| Examples          | <u>Code</u>                                                                                                                    | <u>Before</u>                                                                                                        |               |                                           |                                                          |       | <u>Af</u> 1                                                        | ter                                                      |                                                                                 |                                                    |                                               |
|                   | ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0<br>ADD A1,A0 | A1<br>> FFFF FFF<br>> FFFF FFF<br>> FFFF FFF<br>> FFFF FFF<br>> 7FFF FFF<br>> 7FFF FFF<br>> 7FFF FFF<br>> 00000 0000 |               | >8000<br>>8000<br>>8000<br>>8000<br>>0000 | 0 0001<br>0 0002<br>0 0000<br>0 0001<br>0 0001<br>0 0001 |       | NC:<br>11(<br>01)<br>01(<br>01)<br>11(<br>01)<br>10(<br>10)<br>00) | 00<br>10<br>00<br>01<br>00<br>10<br>00<br>10<br>00<br>01 | A0<br>> FF<br>> 000<br>> 7F<br>> 800<br>> FF<br>> 800<br>> FF<br>> 800<br>> 000 | 00 00<br>FF FI<br>00 00<br>FF FI<br>00 00<br>FF FI | 000<br>001<br>FFF<br>000<br>000<br>FFF<br>000 |

# ADDC

Add Register with Carry ADDC

| Syntax            | ADDC <rs>,</rs>                                                                                                                                                                                                                                                                      | <rd></rd>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                 |                                           |              |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    |                                                                                           |                                                            |       |                                                                                                              |                                      |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|--------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Execution         | (Rs) + (Rd) + (                                                                                                                                                                                                                                                                      | C) →                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Rd                                                              |                                           |              |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    |                                                                                           |                                                            |       |                                                                                                              |                                      |
| Encoding          | 15 14 13 12                                                                                                                                                                                                                                                                          | 2 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                                              | 9                                         | 8            | 7                                                                                      | 6                                                                                      | 5                                                                                                                                                                                                                                                                                                  | 4                                                                                         | 3                                                          | 2     | 1                                                                                                            | 0                                    |
|                   | 0 1 0 0                                                                                                                                                                                                                                                                              | ) 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                               | 1                                         |              | R                                                                                      | s                                                                                      |                                                                                                                                                                                                                                                                                                    | R                                                                                         |                                                            | R     | ld                                                                                                           |                                      |
| Description       | ADDC adds the the contents of t register. Note th                                                                                                                                                                                                                                    | he de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | stinatio                                                        | on re                                     | giste        | er; the                                                                                | resu                                                                                   | lt is s                                                                                                                                                                                                                                                                                            | store                                                                                     | d in t                                                     | he de |                                                                                                              |                                      |
|                   | The source and o                                                                                                                                                                                                                                                                     | destin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ation                                                           | regis                                     | ters i       | must                                                                                   | be in                                                                                  | the                                                                                                                                                                                                                                                                                                | same                                                                                      | e regi                                                     | ster  | file.                                                                                                        |                                      |
| Words             | 1                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                 |                                           |              |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    |                                                                                           |                                                            |       |                                                                                                              |                                      |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                 |                                           |              |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    |                                                                                           |                                                            |       |                                                                                                              |                                      |
| Status Bits       | <ul> <li>N 1 if the resul</li> <li>C 1 if there is a</li> <li>Z 1 if the resul</li> <li>V 1 if there is a</li> </ul>                                                                                                                                                                 | a carry<br>It is 0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | /, 0 ot<br>0 oth                                                | herw<br>erwi                              | vise.<br>se. |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    |                                                                                           |                                                            |       |                                                                                                              |                                      |
| Examples          | Code                                                                                                                                                                                                                                                                                 | Bef                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ore                                                             |                                           |              |                                                                                        |                                                                                        |                                                                                                                                                                                                                                                                                                    | <u>A</u>                                                                                  | fter                                                       |       |                                                                                                              |                                      |
|                   | ADDC A1,A0<br>ADDC A1,A0 | 1       >         1       >         1       >         1       >         1       >         1       >         1       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       >         0       > | A1<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>F | FFFF<br>FFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF |              | > FFF<br>> 000<br>> 000<br>> 800<br>> 800<br>> 800<br>> 800<br>> 800<br>> 800<br>> 800 | 0 000<br>0 000<br>0 000<br>0 000<br>0 000<br>0 000<br>F FFF<br>0 000<br>0 000<br>0 000 | 91<br>92<br>90<br>91<br>91<br>90<br>91<br>92<br>91<br>92<br>90<br>91<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>91<br>90<br>90<br>91<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90<br>90 | 11<br>01<br>11<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | CZV<br>100<br>100<br>100<br>100<br>100<br>100<br>100<br>10 |       | 0000<br>0000<br>8000<br>8000<br>0000<br>8000<br>0000<br>FFFF<br>8000<br>0000<br>FFFF<br>8000<br>FFFF<br>8000 | 0002<br>0000<br>0001<br>0001<br>0001 |

đ

ê

ADDI

Add Immediate - 16 Bits

ADDI

| Cuptov            |                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax            | <b>ADDI</b> , <rd>[,W]</rd>                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Execution         | $IW + (Rd) \rightarrow Rd$                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                   | 0 0 0 0 1 0 1 1 0 0 0 R Rd                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                   | IW                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Operands          | IW is a 16-bit, sign-extended immediate value.                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Description       | ADDI adds the sign-extended, 16-bit immediate value to the contents of the destination register; the result is stored in the destination register.                                                                                                |  |  |  |  |  |  |  |
|                   | The assembler will use the short (16-bit) add if the immediate value has been previously defined and is in the range $-32,768 \le IW \le 32,767$ . You can force the assembler to use the short form by following the instruction with <b>W</b> : |  |  |  |  |  |  |  |
|                   | ADDI <iw>,<rd>,W</rd></iw>                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                   | If the IW value is outside the legal range, the assembler will discard all but the 16 LSBs and issue an appropriate warning message.                                                                                                              |  |  |  |  |  |  |  |
|                   | Multiple-precision arithmetic can be accomplished by using ADDI in conjunction with the ADDC instruction.                                                                                                                                         |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Machine<br>States | 2,8                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a carry, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                   |  |  |  |  |  |  |  |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|                   | A0NCZVA0ADDI 1,A0>FFFF FFFF0110>00000000ADDI 2,A0>FFFF FFFF0100>00000001ADDI 1,A0>7FFF FFFF1001>80000000ADDI 2,A0>000000020000>00000004ADDI 32767,A0>000000020000>00008001ADDI >FFFF0010,A0,W>FFFF0110>00000000                                   |  |  |  |  |  |  |  |

## ADDI

Add Immediate - 32 Bits ADDI

| Syntax            | ADD! , <rd>[,L]</rd>                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Execution         | $IL + (Rd) \rightarrow Rd$                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       0       1       1       0       0       1       Rd         IL (LSW)                                                                                             |  |  |  |  |  |
|                   | IL (MSW)                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Operands          | IL is a 32-bit immediate value.                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Description       | ADDI adds the 32-bit, signed immediate data to the contents of the destination register; the result is stored in the destination register.                                                                                                                                                                                              |  |  |  |  |  |
|                   | The assembler will use the long (32-bit) ADDI if it cannot use the short form. You can force the assembler to use the long form by following the instruction with $L$ :                                                                                                                                                                 |  |  |  |  |  |
|                   | ADDI <il>,<rd>,L</rd></il>                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a carry, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                         |  |  |  |  |  |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                   | A0       NCZV       A0         ADDI >FFFFFFFF,A0       >FFFF       1100       >FFFF         ADDI >80000000,A0       >FFFF       0101       >7FFF         ADDI >80000000,A0       >FFFF       1000       >FFFF         ADDI 32768,A0       >7FFF       1001       >8000 7FFF         ADDI 2,A0,L       >FFFF       0100       >0000 0001 |  |  |  |  |  |

## ADDK

Add Constant (5 Bits)

| Syntax            | <b>ADDK</b> < <i>K</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | $K + (Rd) \rightarrow Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                   | 0 0 0 1 0 0 K R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Operands          | K is a constant from 1 to 32.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Description       | ADDK adds a 5-bit constant to the contents of the destination register; the result is stored in the destination register. The constant is treated as an unsigned number in the range 1-32, where $K = 32$ is converted to 0 in the opcode. The assembler will issue an error if you try to add 0 to a register.                                                                                                                                                    |
|                   | Multiple-precision arithmetic can be accomplished by using this instruction in conjunction with the ADDC instruction.                                                                                                                                                                                                                                                                                                                                              |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a carry, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                    |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   | A0         NCZV         A0           ADDK 1,A0         >FFFF FFFF         0110         >0000 0000           ADDK 2,A0         >FFFF FFFF         0100         >0000 0001           ADDK 1,A0         >7FFF FFFF         1001         >8000 0000           ADDK 1,A0         >8000 0000         1000         >8000 0001           ADDK 32,A0         >8000 0000         1000         >8000 0020           ADDK 32,A0         >00000 0002         0000         >0020 |

>0000 0002

0000 >0000 0022

ADDK 32,AO

ľ

| Syntax            | ADDXY <rs>,<rd></rd></rs>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | $(RsX) + (RdX) \rightarrow RdX$<br>$(RsY) + (RdY) \rightarrow RdY$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | 1 1 1 0 0 0 0 Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Description       | ADDXY adds the signed source X value to the signed destination X value,<br>and adds the signed source Y value to the signed destination Y value. The<br>result is stored in the destination register. The source and destination reg-<br>isters are treated as if they contained separate X and Y values. When they<br>are added, the carry out from the lower (X) half of the register does not<br>propagate into the upper (Y) half.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | If you only want to add the X halves together, then the Y value of one of the operands must be 0 (the method for adding the Y halves is similar).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | This instruction can be used for manipulating XY addresses in the register file and is particularly useful for incremental figure drawing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                   | The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Status Bits       | <ul> <li>N 1 if resulting X field is all 0s, 0 otherwise.</li> <li>C The sign bit of the Y half of the result.</li> <li>Z 1 if Y field is all 0s, 0 otherwise.</li> <li>V The sign bit of the X half of the result.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | A1A0A0NCZVADDXY A1,A0>0000 0000>0000 0000>0000 00001010ADDXY A1,A0>0000 0000>0000 0001>0000 00010010ADDXY A1,A0>0000 0000>0001 0000>0001 00001000ADDXY A1,A0>0000 0000>0001 0001>0001 00010000ADDXY A1,A0>0000 0000>0001 0001>0001 00010000ADDXY A1,A0>0000 FFFF>0000 0001>0000 00001010ADDXY A1,A0>0000 FFFF>0000 0002>0001 00001000ADDXY A1,A0>0000 FFFF>0001 0001>0000 0001010ADDXY A1,A0>0000 FFFF>0001 0002>0001 00001010ADDXY A1,A0>FFFF 0000>0001 0002>0001 00001010ADDXY A1,A0>FFFF 0000>0002 0000>0001 00010000ADDXY A1,A0>FFFF 0000>0002 0001>0001 00001000ADDXY A1,A0>FFFF 0000>0002 0001>0001 00011000ADDXY A1,A0>FFFF FFFF>0001 0001>0000 00011010ADDXY A1,A0>FFFF FFFF>0001 0001>0000 00011010ADDXY A1,A0>FFFF FFFF>0001 0002>0000 00011010ADDXY A1,A0>FFFF FFFF>0002 0001>0001 00001010ADDXY A1,A0>FFFF FFFF>0002 0001>0001 00001010ADDXY A1,A0>FFFF FFFF>0002 0001>0001 00001000ADDXY A1,A0>FFFF FFFF>0002 0001>0001 00001000 |

AND AND Registers

AND

| Syntax            | AND $\langle Rs \rangle$                                                                                                   | Rd>                                                                                    |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
| •                 |                                                                                                                            |                                                                                        |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
| Execution         | (Rs) AND (Rd)                                                                                                              | → Rd                                                                                   |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
| Encoding          | 15 14 13 12                                                                                                                | 2 11 10 9                                                                              | 8 7 6                                                                                                | 543                                                                  | 2 1 0                                                                     |  |  |  |  |
|                   | 0 1 0 1                                                                                                                    | 0 0 0                                                                                  | Rs                                                                                                   | R                                                                    | Rd                                                                        |  |  |  |  |
| Description       | AND bitwise-AN<br>of the destination<br>The source and o                                                                   | on register; the                                                                       | result is stored                                                                                     | in the dest                                                          | ination register.                                                         |  |  |  |  |
| Words             | 1                                                                                                                          |                                                                                        |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
| Machine<br>States | 1,4                                                                                                                        |                                                                                        |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul> |                                                                                        |                                                                                                      |                                                                      |                                                                           |  |  |  |  |
| Examples          | Code                                                                                                                       | Before                                                                                 |                                                                                                      | <u>After</u>                                                         |                                                                           |  |  |  |  |
|                   | AND A1,A0<br>AND A1,A0<br>AND A1,A0<br>AND A1,A0<br>AND A1,A0<br>AND A1,A0<br>AND A1,A0                                    | A1<br>>FFFF FFFF<br>>0000 0000<br>>AAAA AAAA<br>>AAAA AAAA<br>>5555 5555<br>>5555 5555 | A0<br>>FFFF FFFF<br>>0000 0000<br>>0000 0000<br>>5555 5555<br>>AAAA AAAA<br>>5555 5555<br>>AAAA AAAA | NCZV<br>xx0x<br>xx1x<br>xx1x<br>xx1x<br>xx0x<br>xx0x<br>xx0x<br>xx1x | A0<br>>FFFF FFFF<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>> AAAA AAAA |  |  |  |  |

ľ

## ANDI

AND Immediate (32 Bits) ANDI

| Syntax            | ANDI , <rd></rd>                                                                                                                                                                                                                                                                  |   |  |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|--|
| Execution         | $IL AND (Rd) \rightarrow Rd$                                                                                                                                                                                                                                                      |   |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       0       1       1       1       0       0       Rd                                                        | ] |  |  |  |  |  |  |  |  |
|                   | ~IL (LSW)<br>~IL (MSW)                                                                                                                                                                                                                                                            |   |  |  |  |  |  |  |  |  |
| Operands          | IL is a 32-bit immediate value.                                                                                                                                                                                                                                                   | 1 |  |  |  |  |  |  |  |  |
| Description       | ANDI bitwise-ANDs the value of the 32-bit immediate value, IL, with the contents of the destination register; the result is stored in the destination register.                                                                                                                   |   |  |  |  |  |  |  |  |  |
|                   | This is an alternate mnemonic for ANDNI IL, Rd. The assembler stores the 1's complement of IL in the two extension words.                                                                                                                                                         | 9 |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                 |   |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                              |   |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                        |   |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                            |   |  |  |  |  |  |  |  |  |
|                   | A0NCZVA0ANDI >FFFFFFF,A0>FFFFxx0x>FFFFANDI >FFFFFFF,A0>00000000xx1x>0000ANDI >FFFFFFF,A0>00000000xx1x>0000ANDI >0000000,A0>00000000xx1x>0000ANDI >AAAAAAAA,A0>55555555xx1x>0000ANDI >AAAAAAAA,A0>AAAAAXOX> AAAAANDI >55555555,A0>5555xx0x>5555ANDI >55555555,A0>AAAAAAAAxx1x>0000 |   |  |  |  |  |  |  |  |  |

#### AND Register with Complement ANDN ANDN

| Syntax            | ANDN <rs>,<!--</th--><th>₽d&gt;</th><th></th><th></th><th></th></rs>                                                                                                                                                                                                                                                   | ₽d>                                                                                    |                                                                                                             |                            |                                                      |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------|--|--|--|
| Execution         | $NOT(Rs) AND(Rd) \rightarrow Rd$                                                                                                                                                                                                                                                                                       |                                                                                        |                                                                                                             |                            |                                                      |  |  |  |
| Encoding          | 15 14 13 12<br>0 1 0 1                                                                                                                                                                                                                                                                                                 | 11 10 9<br>0 0 1                                                                       | 8 7 6<br>Rs                                                                                                 | 54<br>R                    | 3 2 1 0<br>Rd                                        |  |  |  |
| Description       | ANDN biwise-ANDs the 1's complement of the contents of the source re-<br>gister with the contents of the destination register; the result is stored in the<br>destination register.<br>The source and destination registers must be in the same register file. Note<br>that ANDN Rn, Rn has the same effect as CLR Rn. |                                                                                        |                                                                                                             |                            |                                                      |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                      |                                                                                        |                                                                                                             |                            |                                                      |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                    |                                                                                        |                                                                                                             |                            |                                                      |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                             |                                                                                        |                                                                                                             |                            |                                                      |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                                                                                                                                                                            | <b>Before</b>                                                                          |                                                                                                             | <u>A</u>                   | fter                                                 |  |  |  |
|                   | ANDN A1,AO<br>ANDN A1,AO<br>ANDN A1,AO<br>ANDN A1,AO<br>ANDN A1,AO<br>ANDN A1,AO<br>ANDN A1,AO                                                                                                                                                                                                                         | A1<br>>FFFF FFFF<br>>0000 0000<br>>AAAA AAAA<br>>AAAA AAAA<br>>5555 5555<br>>5555 5555 | A0<br>> FFFF FFFF<br>> 0000 0000<br>> 0000 0000<br>> 5555 5555<br>> AAAA AAAA<br>> 5555 5555<br>> AAAA AAAA | ×)<br>×)<br>×)<br>×)<br>×) | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |  |  |  |

#### AND Not Immediate (32 Bits) ANDNI ANDNI

| Syntax            | ANDNI                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| Execution         | NOT IL AND (Rd) $\rightarrow$ Rd                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 1 0 1 1 1 0 0 R Rd                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |
|                   | IL (LSW)<br>IL (MSW)                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |
| <b>•</b> •        |                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |
| Operands          | L is a 32-bit immediate value.                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
| Description       | ANDNI bitwise-ANDs the 1's complement of the 32-bit immediate data with the contents of the destination register; the result is stored in the destination register. ANDI also uses this opcode.                                                                                                        |  |  |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
|                   | A0NCZVA0ANDNI >FFFFFFF,A0>FFFF FFFxx1x>0000 0000ANDNI >FFFFFFF,A0>0000 0000xx1x>0000 0000ANDNI >00000000,A0>0000 0000xx1x>0000 0000ANDNI >AAAAAAAA,A0>5555 5555xx0x>5555 5555ANDNI >AAAAAAAA,A0>AAAAAAAAAxx1x>0000 0000ANDNI >55555555,A0>5555xx1x>0000 0000ANDNI >55555555,A0>AAAAAAAAAxx0x>AAAAAAAAA |  |  |  |  |  |  |  |  |  |  |

# BTST Test Register Bit - Constant

BTST

| Syntax            | BTST <k>,<rd></rd></k>                                                                                                    |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------|------------------------------|---------------------------|-------------------------------------|-------------------|------------------------|
| Execution         | Set status on value of bit K in Rd                                                                                        |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |
| Encoding          | 15 14 13 12                                                                                                               | 11 10 9                                                            | 87                                                     | 65                                                   | 5 4                          | 3                         | 2                                   | 1                 | 0                      |
|                   | 0 0 0 1                                                                                                                   | 1 1                                                                | ~ K                                                    |                                                      | R                            |                           | Ro                                  | 4                 |                        |
| Operands          | <b>K</b> is a constant in the range of 0 to 31.                                                                           |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | 31                                                                                                                        |                                                                    | <b>+</b>                                               |                                                      | -к—                          |                           | 0<br>                               |                   |                        |
|                   | Г <sup></sup>                                                                                                             |                                                                    |                                                        |                                                      |                              |                           | Rd                                  |                   |                        |
|                   | MSB                                                                                                                       |                                                                    |                                                        |                                                      |                              | LE                        | 38                                  |                   |                        |
|                   |                                                                                                                           |                                                                    |                                                        | <u>    (Littili                                 </u> |                              |                           |                                     |                   |                        |
| Description       | BTST tests the s<br>accordingly. The<br>a value in the rar<br>assembler issues<br>LSBs. The specif<br>fore it is inserted | K value must<br>nge 0 to 31; if<br>a warning and<br>fied bit numbe | be an abs<br>f the value<br>d truncates<br>r is 1's co | olute ex<br>specifies the K<br>mpleme                | pressic<br>ed is g<br>operar | on tha<br>preate<br>nd va | at eva<br>er thar<br>lue t <b>o</b> | luat<br>31<br>the | es to<br>, the<br>five |
| Words             | 1                                                                                                                         |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |
| Machine<br>States | 1,4                                                                                                                       |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the bit test</li> <li>V Unaffected</li> </ul>                 | sted is 0, 0 if t                                                  | he bit test                                            | ed is 1.                                             |                              |                           |                                     |                   |                        |
| Examples          | Code                                                                                                                      | Before                                                             | <u>Aft</u>                                             | er                                                   |                              |                           |                                     |                   |                        |
|                   |                                                                                                                           | <b>A</b> 0                                                         | NCZ                                                    | zv.                                                  |                              |                           |                                     |                   |                        |
|                   | BTST 0,A0                                                                                                                 | >55555 5555                                                        |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 15,AO<br>BTST 31,AO                                                                                                  | >55555 5555<br>>55555 5555                                         |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 0,AO                                                                                                                 | > AAAA AAAA                                                        | xx1                                                    |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 15,A0<br>BTST 31,A0                                                                                                  | > AAAA AAAA<br>> AAAA AAAA                                         |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BISI 51,AO<br>BTST 0,AO                                                                                                   | > FFFF FFFF                                                        |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 15,AO                                                                                                                | >FFFF FFFF                                                         | ×x(                                                    |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 31,AO                                                                                                                | > FFFF FFFF                                                        |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 0,A0<br>BTST 15,A0                                                                                                   | >0000 0000                                                         |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   | BTST 31,AO                                                                                                                | >0000 0000                                                         |                                                        |                                                      |                              |                           |                                     |                   |                        |
|                   |                                                                                                                           |                                                                    |                                                        |                                                      |                              |                           |                                     |                   |                        |

# BTST Test Register Bit - Register BTST

| Syntax            | BTST < <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Execution         | Set status on value of bit (Rs) in Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       1       0       0       1       0       1       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Operands          | Rs contains the number of the bit in Rd to be tested.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Description       | BTST tests the specified destination register bit and sets status bit Z ac-<br>cordingly. The five LSBs of the source register specify the bit to be tested<br>(the 27 MSBs are ignored).<br>The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Machine<br>States | 2,5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the bit tested is 0, 0 if the bit tested is 1.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Examples          | CodeBeforeAfterA1A0NCZVBTST A1,A0>0000 0000>5555 5555BTST A1,A0>0000 000F>5555 5555BTST A1,A0>0000 000F>5555 5555BTST A1,A0>0000 000F>5555 5555BTST A1,A0>0000 000F>AAAA AAAABTST A1,A0>0000 000FBTST A1,A0>0000 000FSTST A |  |  |  |  |  |  |  |

| 0                   |                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax<br>Execution | CALL $\langle Rs \rangle$<br>(PC') $\rightarrow$ TOS<br>(Rs) $\rightarrow$ PC                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
|                     | $(SP) - 32 \rightarrow SP$                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| Encoding            | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                     | 0 0 0 0 1 0 0 1 0 0 1 R Rs                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| Description         | CALL pushes the address of the next instruction (PC') onto the stack, then jumps to a subroutine whose address is contained in the source register. This instruction can be used for indexed subroutine calls. Note that when Rs is the SP, Rs is decremented <b>after</b> being written to the PC (the PC contains the original value of Rs).                           |  |  |  |  |  |  |  |  |
|                     | The TMS34010 always sets the four LSBs of the program counter to 0, so instructions are always word aligned.                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|                     | The stack pointer (SP) points to the top of the stack; the stack is located in external memory. The stack grows in the direction of decreasing linear address. PC' is pushed onto the stack and the SP is predecremented by 32 before the return address is loaded onto the stack. Stack pointer alignment affects timing as indicated in <b>Machine States</b> , below. |  |  |  |  |  |  |  |  |
|                     | Use the RETS instruction to return from a subroutine.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Words               | 1                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Machine<br>States   | 3+(3),9 (SP aligned)<br>3+(9),15 (SP nonaligned)                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Status Bits         | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| Example             | CALL AO                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|                     | Before<br>A0         After<br>PC           >0123         4560 > 0444         2210         >0F00         0020         >0123         4560         >0F00         0000                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|                     | Memory will contain the following values after instruction execution:                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                     | Address         Data           >0F00         >2220           >0F00         0020                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |

| Syntax            | CALLA <address></address>                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Execution         | (PC') → TOS<br>Address → PC                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|                   | Address (LSW) Address (MSW)                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Operands          | Address is a 32-bit absolute address.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Description       | CALLA pushes the address of the next instruction (PC') onto the stack, then jumps to the address contained in the two extension words. This instruction is used for long (greater than $\pm 32$ K words) or externally referenced calls.                                                                                                                                             |  |  |  |  |  |  |  |
|                   | The lower four bits of the program counter are always set to 0, so in-<br>structions are always word-aligned.                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                   | The stack pointer (SP) points to the top of the stack; the stack is located<br>in external memory. The stack grows in the direction of decreasing linear<br>address. PC' is pushed onto the stack and the SP is predecremented by 32<br>before the return address is loaded onto the stack. Stack pointer alignment<br>affects timing as indicated in <b>Machine States</b> , below. |  |  |  |  |  |  |  |
|                   | Use the RETS instruction to return from a subroutine.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Machine<br>States | 4+(2),15 (SP aligned)<br>4+(8),21 (SP nonaligned)                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Example           | CALLA >01234560                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|                   | Before <u>After</u>                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                   | PC         SP         PC         SP           >0444 2210         >0F00 0020         >0123 4560         >0F00 0000                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                   | Memory will contain the following values after instruction execution:                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   | Address         Data           >0F00 0010         >2240           >0F00 0020         >0444                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |

| 0010 | >2240 |
|------|-------|
| 0020 | >0444 |
|      |       |

# CALLR Call Subroutine - Relative CALLR

| Syntax              | CALLR <address></address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution           | $(PC') \rightarrow TOS$<br>PC' + (Displacement × 16) $\rightarrow$ PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| Encoding            | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       1       0       1       0       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1 |  |  |  |  |  |  |  |  |  |
| Operands            | Address is a 32-bit address within ±32K words (-32,768 to 32,767) of PC'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
| <b>Descript</b> ion | CALLR pushes the address of the next instruction (PC') onto the stack, then jumps to the subroutine at the address specified by the sum of the next instruction address and the signed word displacement. This instruction is used for calls within a specified module or section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|                     | The displacement is computed by the assembler as (Address - PC')/16. The address must be defined within the section and within -32,768 to 32,767 words of the instruction following CALLR. The assembler will not accept an address value that is externally defined or defined within a different section than PC'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|                     | The lower four bits of the program counter are always set to 0, so in-<br>structions are always word aligned.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|                     | The stack pointer (SP) points to the top of the stack; the stack is located<br>in external memory. The stack grows in the direction of decreasing linear<br>address. The PC is pushed on to the stack and the SP is predecremented<br>by 32 before the return address is loaded onto the stack. Stack pointer<br>alignment affects timing as indicated in <b>Machine States</b> , below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
|                     | Use the RETS instruction to return from a subroutine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| Words               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Machine<br>States   | 3+(2),11 (SP aligned)<br>3+(8),17 (SP nonaligned)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Status Bits         | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| Examples            | Code Before After                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|                     | PC         SP         PC         SP           CALLR >0447FFF0         >0440 0000         >0F00 0020         >0447 FFF0         >0F00 0000           CALLR >04480000         >0440 0000         >0F00 0020         >0448 0000         >0F00 0020         >0448 0000         >0F00 0020                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|                     | Memory will contain the following values after instruction execution:<br>Address Data<br>>0F00 0010 >0000<br>>0F00 0020 >0440                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |

# CLR Clear Register

| Syntax            | CLR <rd< th=""><th>&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></rd<> | >                                                 |            |                                                |                            |                                           |               |        |        |        |
|-------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------|------------------------------------------------|----------------------------|-------------------------------------------|---------------|--------|--------|--------|
| Execution         | (Rd) XOR (                                                                                                 | Rd) 👈 Rd                                          |            |                                                |                            |                                           |               |        |        |        |
| Encoding          | 15 14 13                                                                                                   |                                                   | 10 9       | 8 7                                            | 6 5                        | 4<br>R                                    | 3             | 2<br>8 | 1<br>d | 0      |
| Description       | CLR clears t<br>with itself.                                                                               | he destinat                                       | tion regis | ter by XO                                      | Ring the                   | cont                                      | ents (<br>Rd. |        |        | gister |
| Words             | 1                                                                                                          |                                                   |            |                                                |                            |                                           |               |        |        |        |
| Machine<br>States | 1,4                                                                                                        |                                                   |            |                                                |                            |                                           |               |        |        |        |
| Status Bits       | N Unaffec<br>C Unaffec<br>Z 1<br>V Unaffec                                                                 | ted                                               |            |                                                |                            |                                           |               |        |        |        |
| Examples          | <u>Code</u>                                                                                                | Before                                            | <u>t</u>   | <u>After</u>                                   |                            |                                           |               |        |        |        |
|                   | CLR AO<br>CLR AO<br>CLR AO<br>CLR AO                                                                       | A0<br>>FFFF FI<br>>0000 00<br>>8000 00<br>>AAAA A | 001<br>000 | A0<br>>0000 0<br>>0000 0<br>>0000 0<br>>0000 0 | 000 xx<br>000 xx<br>000 xx | <b>ZV</b><br>(1x)<br>(1x)<br>(1x)<br>(1x) |               |        |        |        |

CLRC Clear Carry

CLRC

| Syntax            | CLRC                                                                                                                                               |                                                      |                                     |                                                 |                              |            |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------|-------------------------------------------------|------------------------------|------------|--|--|
| Execution         | 0 → C                                                                                                                                              |                                                      |                                     |                                                 |                              |            |  |  |
| Encoding          | 15 14<br>0 0                                                                                                                                       | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | 0 9 8                               | 7 6 5<br>0 0 1                                  | 4 3 2<br>0 0 0               | 1 0        |  |  |
| Description       | CLRC sets the status carry bit (C) to 0. The rest of the status register is unaffected. The SETC instruction is a counterpart to this instruction. |                                                      |                                     |                                                 |                              |            |  |  |
|                   |                                                                                                                                                    |                                                      |                                     | ng a true/false v<br>eneral-purpose r           |                              | carry bit) |  |  |
| Words             | 1                                                                                                                                                  |                                                      |                                     |                                                 |                              |            |  |  |
| Machine<br>States | 1,4                                                                                                                                                |                                                      |                                     |                                                 |                              |            |  |  |
| Status Bits       | N Unaff<br>C 0<br>Z Unaff<br>V Unaff                                                                                                               | ected                                                |                                     |                                                 |                              |            |  |  |
| Examples          | Code                                                                                                                                               | Before                                               |                                     | After                                           |                              |            |  |  |
|                   | CLRC<br>CLRC<br>CLRC                                                                                                                               | ST<br>>F000 0000<br>>4000 0010<br>>B000 001F         | <b>NCZV</b><br>1111<br>0100<br>1011 | ST<br>> B000 0000<br>> 0000 0010<br>> B000 001F | NCZV<br>1011<br>0000<br>1011 |            |  |  |

## <u>CMP</u>

| Syntax            | CMP < <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | Set status bits on the result of (Rd) - (Rs)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       1       0       0       1       0       0       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Description       | CMP subtracts the contents of the source register from the contents of the destination register and sets the condition codes accordingly. Both the source and destination registers remain unaffected. This instruction is often used in conjunction with the JAcc or JRcc conditional jump instructions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|                   | The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if a there is a borrow, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| Examples          | Code Before After Jumps Taken                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|                   | A1         A0         NCZV           CMP         A1,A0         >0000         0001         0010         UC,NN,NC,Z,NV,LS,GE,LE,HS           CMP         A1,A0         >0000         0000         0000         UC,NN,NC,Z,NV,LS,GE,LE,HS           CMP         A1,A0         >0000         0001         >FFFF         1000         UC,NN,NC,NZ,NV,P,HI,GE,GT,HS           CMP         A1,A0         >0000         0001         >FFFF         1000         UC,N,NC,NZ,NV,P,HI,LT,LE,HS           CMP         A1,A0         >0000         0001         >8000         0001         UC,NN,C,NZ,V,LS,GE,GT,LO           CMP         A1,A0         >FFFF         >FFFF         1101         UC,N,C,NZ,V,LS,GE,GT,LO           CMP         A1,A0         >8000         0000         1100         UC,N,C,NZ,V,LS,GE,GT,LO           CMP         A1,A0         >8000         0000         1100         UC,N,C,NZ,V,LS,GE,GT,LO |  |  |  |  |  |  |  |  |  |

# CMPI Compare Immediate - 16 Bits

| Syntax            | CMPI , <rd>[,W]</rd>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Execution         | Set status bits on the result of (Rd) - IW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 1 0 1 1 0 1 0 R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                   | ~!W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| Operands          | IW is a 16-bit signed immediate value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Description       | CMPI subtracts the sign-extended, 16-bit immediate data from the contents of the destination register and sets the condition codes accordingly. The destination register remains unaffected.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|                   | The assembler places the 1's complement of the specified value into the extension word (~IW).                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|                   | The assembler will use the short form if the immediate value has been pre-<br>viously defined and is in the range $-32,768 \le IW \le 32,767$ . You can force<br>the assembler to use the short form by following the register specification<br>with W:                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|                   | CMPI <iw>,<rd>,W</rd></iw>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                   | The assembler will truncate the upper bits and issue an appropriate warning message if the value is greater than 16 bits.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|                   | This instruction is often used in conjunction with the JAcc or JRcc condi-<br>tional jump instructions.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Machine<br>States | 2,8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a borrow, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u> <u>Jumps</u> <u>Taken</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|                   | A0NCZVCMPI1,A0>000000020000UC,NN,NC,NZ,NV,P,HI,GE,GT,HSCMPI1,A0>00000010UC,NN,NC,Z,NV,LS,GE,LE,HSCMPI1,A0>00000100UC,N,N,C,Z,NV,LS,GE,LE,HSCMPI1,A0>FFFFFFFF1000UC,N,NC,NZ,NV,LS,LT,LE,LOCMPI1,A0>FFFFFFFF1000UC,N,N,C,NZ,NV,P,HI,LT,LE,HSCMPI1,A0>80000001UC,N,N,C,NZ,VV,P,HI,LT,LE,HSCMPI-2,A0>00000100UC,NN,NC,NZ,NV,P,LI,GE,GT,LOCMPI-2,A0>FFFFFFFF0000UC,NN,NC,NZ,NV,P,LI,GE,GT,HSCMPI-2,A0>FFFFFFFF0010UC,NN,NC,Z,NV,LS,GE,LE,HSCMPI-2,A0>FFFF1100UC,N,C,NZ,NV,LS,LT,LE,LOCMPI-1,A0>7FFFFFFF1101UC,N,C,NZ,V,LS,GE,GT,LO |  |  |  |  |  |  |  |  |

# CMPI Compare Immediate - 32 Bits

| Syntax            | CMPI , <rd>[,L]</rd>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | Set status bits on the result of (Rd) - IL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       0       1       1       0       1       1       Rd         ~IL (LSW)         ~IL (MSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operands          | IL is a 32-bit immediate value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Description       | CMPI subtracts the signed, 32-bit immediate data from the contents of the destination register and sets the condition codes accordingly. The destination register remains unaffected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | The assembler places the 1's complement of the specified value into the extension words ( $\sim$ IL).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | The assembler will use this opcode if it cannot use the short form. You can force the assembler to use the long form by following the register specification with $L$ :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | CMPI <il>, <rd>, L</rd></il>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | This instruction is often used in conjunction with the JAcc or JRcc condi-<br>tional jump instructions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a borrow, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u> <u>Jumps</u> <u>Taken</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                   | A0         NCZ         V           CMPI         >8000,A0         >0000 8001         000         0         UC,NN,NC,NZ,NV,P,HI,GE,GT,HS           CMPI         >8000,A0         >0000 8000         001         0         UC,NN,NC,Z,NV,LS,GE,LE,HS           CMPI         >8000,A0         >0000 7FF         110         0         UC,NN,NC,NZ,NV,P,HI,GE,GT,HS           CMPI         >8000,A0         >0000 7FF         100         0         UC,NN,NC,NZ,NV,P,HI,LT,LE,HS           CMPI         >8000,A0         >8000 7FF         000         1         UC,NN,NC,NZ,NV,P,HI,LT,LE,HS           CMPI         >8000,A0         >8000 07FF         000         1         UC,NN,NC,NZ,NV,P,HI,LT,LE,HS           CMPI         >FFFF7FFF,A0         >0000 0000         010         UC,NN,NC,NZ,NV,P,HI,LT,LE,HS           CMPI         >FFFF7FFF,A0         >0000 0000         010         UC,NN,NC,NZ,NV,P,HI,GE,GT,LO           CMPI         >FFFF7FFF,A0         >FFFF 7FFF         000         UC,NN,NC,Z,NV,LS,GE,LE,HS           CMPI         >FFFF7FFF,A0         >FFFF 7FFF         001         UC,NN,NC,Z,NV,LS,LT,LE,LO           CMPI         >FFFF7FFF,A0         >FFFF 7FFF         110         UC,N,C,NZ,V,LS,GE,GT,LO |

# CMPXY Compare X and Y Halves of Registers CMPXY

| Syntax<br>Execution | CMPXY < <i>Rs</i> ><br>Set status bits on<br>(RdX) - (Rs<br>(RdY) - (Rs                                                                            | the results of:<br>sX)                                                                                                           |                                                                                                                                  |                                                      |                                                                                                                                                                                                                            |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Encoding            | 15 14 13 12<br>1 1 1 0                                                                                                                             | 11 10 9<br>0 1 0                                                                                                                 | 8 7 6<br>Rs                                                                                                                      | 54<br>R                                              | 3 2 1 0<br>Rd                                                                                                                                                                                                              |
| Description         | and sets the statu<br>ters themselves re                                                                                                           | is bits as if a su<br>main unaffecte                                                                                             | ubtraction had<br>d. The source                                                                                                  | been pe<br>and des                                   | register in XY mode<br>rformed. The regis-<br>tination registers are<br>etection is provided.                                                                                                                              |
|                     | The source and d                                                                                                                                   | estination regis                                                                                                                 | ters must be ir                                                                                                                  | n the san                                            | ne register file.                                                                                                                                                                                                          |
| Words               | 1                                                                                                                                                  |                                                                                                                                  |                                                                                                                                  |                                                      |                                                                                                                                                                                                                            |
| Machine<br>States   | 1,4                                                                                                                                                |                                                                                                                                  |                                                                                                                                  |                                                      |                                                                                                                                                                                                                            |
| Status Bits         | C Sign bit of Y<br>Z 1 if source Y                                                                                                                 | field = destinat<br>half of the resu<br>field = destinat<br>half of the resu                                                     | lt.<br>tion Y field, 0 (                                                                                                         |                                                      |                                                                                                                                                                                                                            |
| Examples            | Code                                                                                                                                               | Before                                                                                                                           |                                                                                                                                  | After .                                              | lumps <u>Taken</u>                                                                                                                                                                                                         |
| ·                   | CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0<br>CMPXY A1,A0 | A1<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009 | A0<br>>0001 0001<br>>0009 0001<br>>0009 0009<br>>0009 0009<br>>0000 0010<br>>0009 0010<br>>0010 0000<br>>0010 0009<br>>0010 0010 | 0011<br>1100<br>1010<br>0100<br>0010<br>0001<br>1000 | NN, C, NZ, V, LS, LT<br>NN, NC, Z, V, LS, LT<br>N, C, NZ, NV, LS, LT<br>N, NC, Z, NV, LS, LT<br>NN, C, NZ, NV, LS, GE<br>NN, NC, Z, NV, LS, GE<br>NN, NC, NZ, V, HI, LT<br>N, NC, NZ, NV, HI, LT<br>NN, NC, NZ, NV, HI, GE |

| Syntax    | CP   | W ·   | < <i>Rs</i> > | >, <r< th=""><th>d&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></r<> | d> |    |   |   |     |   |   |   |   |    |    |   |
|-----------|------|-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------|----|----|---|---|-----|---|---|---|---|----|----|---|
| Execution | Poir | nt Co | de -          | → Ro                                                                                                                                | ł  |    |   |   |     |   |   |   |   |    |    |   |
| Encoding  | 15   | 14    | 13            | 12                                                                                                                                  | 11 | 10 | 9 | 8 | _ 7 | 6 | 5 | 4 | 3 | _2 | 1  | 0 |
|           | 1    | 1     | 1             | 0                                                                                                                                   | 0  | 1  | 1 |   | R   | s |   | R |   | F  | ld |   |

**Description** CPW compares a point represented by an XY value in the source register to the window limits in the WSTART and WEND registers. The contents of the source register are treated as an XY address that consists of 16-bit signed X and Y values. WSTART and WEND are also treated as signed XY-format registers. WSTART and WEND should contain positive values; negative values produce unpredictable results. The location of the point with respect to the window is encoded as follows and loaded into the destination register.



Note that the five LSBs of the destination register are set to 0 so that Rd can be used as an index into a table of 32-bit addresses.

This instruction can also be used to trivially reject lines that do not intersect with a window. The CPW codes for the two points defining the line are ANDed together. If the result is nonzero, then the line must lie completely outside the window (and does not intersect it). A 0 result indicates that the line *may* intersect the window, and a more rigorous test must be applied.

The source and destination registers must be in the same register file.

| Implied  |  |
|----------|--|
| Operands |  |

| B File Registers |        |        |                                                                                     |  |  |  |  |  |
|------------------|--------|--------|-------------------------------------------------------------------------------------|--|--|--|--|--|
| Register         | Name   | Format | Description                                                                         |  |  |  |  |  |
| B5               | WSTART | XY     | Window start. Defines inclusive starting<br>corner of window (lesser value corner). |  |  |  |  |  |
| B6               | WEND   | XY     | Window end. Defines inclusive ending corner of window (greater value corner).       |  |  |  |  |  |

Words

Machine States 1

1,4

- Unaffected Status Bits Ν
  - С Unaffected
  - Ž Unaffected
  - v 1 if point lies outside window, 0 otherwise.

Examples You must select appropriate implied operand values before executing the instruction. In this example, the implied operands are set up as follows, specifying a block of 36 pixels.

> WSTART = 5,5WEND = A,A

CPW A1,A0

#### Refore

| Befor | <u>e</u> |         | <u>After</u> |      |         |
|-------|----------|---------|--------------|------|---------|
| A1    |          | NCZV    | A0           |      | NCZV    |
| >0004 | 0004     | xxx0    | >0000        | 00A0 | xxx1    |
| >0004 | 0005     | x x x 0 | >0000        | 0080 | x x x 1 |
| >0004 | 000A     | xxx0    | >0000        | 0080 | x x x 1 |
| >0004 | 000B     | xxx1    | >0000        | 00C0 | xxx1    |
| >0005 | 0004     | x x x 1 | >0000        | 0020 | x x x 1 |
| >0005 | 0005     | xxx0    | >0000        | 0000 | x x x O |
| >0005 | 000A     | xxx0    | >0000        | 0000 | xxx0    |
| >0005 | 000B     | x x x O | >0000        | 0040 | x x x 1 |
| >000A | 0004     | xxx0    | >0000        | 0020 | x x x 1 |
| >000A | 0005     | xxx1    | >0000        | 0000 | xxx0    |
| >000A | 000A     | xxx1    | >0000        | 0000 | xxx0    |
| >000A | 000B     | x x x O | >0000        | 0040 | xxx1    |
| >000B | 0004     | xxx0    | >0000        | 0120 | xxx1    |
| >000B | 0005     | x x x O | >0000        | 0100 | x x x 1 |
| >000B | 000A     | x x x 0 | >0000        | 0100 | x x x 1 |
| >000B | 000B     | xxx0    | >0000        | 0140 | x x x 1 |

ł

## CVXYL Convert XY Address to Linear Address

| Syntax    | CV  | XYL | < F           | ?s>,< | <rd></rd> | •   |   |   |   |    |   |   |   |   |   |   |
|-----------|-----|-----|---------------|-------|-----------|-----|---|---|---|----|---|---|---|---|---|---|
| Execution | (Rs | XY) | $\rightarrow$ | Rd (  | Linea     | ır) |   |   |   |    |   |   |   |   |   |   |
| Encoding  | 15  | 14  | 13            | 12    | 11        | 10  | 9 | 8 | 7 | 6  | 5 |   | 3 | 2 | 1 | 0 |
|           | 1   | 1   | 1             | 0     | 1         | 0   | 0 |   | F | ls |   | R |   | R | d |   |

Operands Rs The source register contents are treated as an XY address that contains signed 16-bit X and Y values. The X value must be positive.

**Description** CVXYL converts an XY address to a linear address. The source register contains an XY address. The X value occupies the 16 LSBs of the register and the Y value occupies the 16 MSBs. This is converted into a 32-bit linear address which is stored in the destination register. The following conversion formula is used:

Address =  $(Y \times Display Pitch) OR (X \times Pixel Size) + Offset$ 

Since the TMS34010 restricts the screen pitch and pixel size to powers of two (for XY addressing), the multiply operations in this conversion are actually shifts. The offset value is in the OFFSET register. The CONVDP value is used to determine the shift amount for the Y value, while the PSIZE register determines the X shift amount.

The source and destination registers must be in the same register file.

| Operands          | B File Registers                                         |          |                                             |                               |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------|----------|---------------------------------------------|-------------------------------|--|--|--|--|--|--|--|--|
|                   | Register                                                 | Name     | Format                                      | Description                   |  |  |  |  |  |  |  |  |
|                   | B3                                                       | DPTCH    | Linear                                      | Destination pitch             |  |  |  |  |  |  |  |  |
|                   | B4                                                       | OFFSET   | Linear                                      | Screen origin (location 0,0)  |  |  |  |  |  |  |  |  |
|                   | I/O Registers                                            |          |                                             |                               |  |  |  |  |  |  |  |  |
|                   | Address                                                  | Name     | De                                          | scription and Elements (Bits) |  |  |  |  |  |  |  |  |
|                   | >C0000140                                                | CONVDP   | XY-to-linear conversion (destination pitch) |                               |  |  |  |  |  |  |  |  |
|                   | >C0000150                                                | PSIZE    | Pixel size (1,2,4,8,16)                     |                               |  |  |  |  |  |  |  |  |
| Words             | 1                                                        |          |                                             |                               |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,6                                                      |          |                                             |                               |  |  |  |  |  |  |  |  |
| Status Bits       | N Unaffecto<br>C Unaffecto<br>Z Unaffecto<br>V Unaffecto | ed<br>ed |                                             |                               |  |  |  |  |  |  |  |  |

Implied

#### Examples

| <u>Code</u> | <u>Before</u>       | <u>After</u>   |         |                |                     |
|-------------|---------------------|----------------|---------|----------------|---------------------|
|             | A0                  | OFFSET         | PSIZE   | CONVDP         | A1                  |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0010   | >0014          | >0002 0300          |
| CVXYL A0,A1 | >004 <b>0 003</b> 0 | >0000 0000     | >0008   | > <b>0</b> 014 | > <b>0</b> 002 0180 |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0004   | >0014          | >0002 0000          |
| CVXYL A0,A1 | >0040 0030          | >0000 8000     | >0004   | >0014          | >0002 8000          |
| CVXYL A0,A1 | >0040 0030          | >0F00 0000     | >0004   | >0014          | >0F02 0000          |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0002   | >0014          | >0002 0060          |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0001   | >0014          | >0002 0030          |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0001   | >0013          | >0004 0030          |
| CVXYL A0,A1 | >0040 0030          | >0000 0000     | >0001   | >0015          | >0001 0000          |
|             |                     |                |         |                |                     |
|             | CONVDP = >0013      | corresponds to | DPTCH = | = >0000 1      | 000                 |

CONVDP = >0014 corresponds to DPTCH = >0000 0800CONVDP = >0015 corresponds to DPTCH = >0000 0400

## DEC

## Decrement Register

| Syntax            | DEC <rd< th=""><th>&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></rd<> | >                                                                                                                                                                          |                        |                                                           |                    |                                     |                  |          |       |  |  |
|-------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------|--------------------|-------------------------------------|------------------|----------|-------|--|--|
| Execution         | (Rd) - 1 →                                                                                        | Rd                                                                                                                                                                         |                        |                                                           |                    |                                     |                  |          |       |  |  |
| Encoding          | 15 14 13                                                                                          | 12 11                                                                                                                                                                      | 10 9                   | 87                                                        | 65                 | 4                                   | 3                | 2 1      | 0     |  |  |
|                   | 0 0 0                                                                                             | 1 0                                                                                                                                                                        | 1 0                    | 0 0                                                       | 0 1                | R                                   |                  | Rd       | ]     |  |  |
| Description       | stored in the                                                                                     | DEC subtracts 1 from the contents of the destination register; the result is stored in the destination register. This instruction is an alternate mnemonic for SUBK 1, Rd. |                        |                                                           |                    |                                     |                  |          |       |  |  |
|                   | Multiple-pre<br>in conjunctio                                                                     |                                                                                                                                                                            |                        |                                                           |                    | by us                               | ing thi          | s instru | ction |  |  |
| Words             | 1                                                                                                 |                                                                                                                                                                            |                        |                                                           |                    |                                     |                  |          |       |  |  |
| Machine<br>States | 1,4                                                                                               |                                                                                                                                                                            |                        |                                                           |                    |                                     |                  |          |       |  |  |
| Status Bits       | C 1 if there<br>Z 1 if the                                                                        | esult is neg<br>is a borro<br>esult is 0, (<br>is an over                                                                                                                  | w, 0 othe<br>0 otherwi | rwise.<br>se.                                             |                    |                                     |                  |          |       |  |  |
| Examples          | Code                                                                                              | <u>Before</u>                                                                                                                                                              |                        | <u>After</u>                                              |                    |                                     |                  |          |       |  |  |
|                   | DEC A1<br>DEC A1<br>DEC A1<br>DEC A1<br>DEC A1                                                    | A1<br>>0000 00<br>>0000 00<br>>0000 00<br>>FFFF FF<br>>8000 00                                                                                                             | 001<br>000<br>FFF      | A1<br>>0000 (<br>>0000 (<br>>FFFF F<br>>FFFF F<br>>7FFF F | 0000<br>FFF<br>FFE | NCZ<br>0000<br>0010<br>1100<br>0000 | 0<br>0<br>0<br>0 |          |       |  |  |

DINT

Disable Interrupts

DINT

| Syntax            | DINT                                                                                                                                                                                                                                                             |         |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|
| Execution         | 0 → IE                                                                                                                                                                                                                                                           |         |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4                                                                                                                                                                                                                                    | 3 2 1 0 |  |  |  |  |  |
|                   | 0 0 0 0 0 0 1 1 0 1 1 0                                                                                                                                                                                                                                          | 0 0 0 0 |  |  |  |  |  |
| Description       | DINT disables interrupts by setting the global interrupt enable bit (IE, status bit 21) to 0. All interrupts except reset and NMI are disabled; the interrupt enable mask in the INTENB register is ignored. The remainder of the status register is unaffected. |         |  |  |  |  |  |
|                   | The EINT instruction enables interrupts.                                                                                                                                                                                                                         |         |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                |         |  |  |  |  |  |
| Machine<br>States | 3,6                                                                                                                                                                                                                                                              |         |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> <li>IE 0</li> </ul>                                                                                                                                                 |         |  |  |  |  |  |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                           |         |  |  |  |  |  |
|                   | ST         ST           DINT         >0000 0010         >0000 0010           DINT         >0020 0010         >0000 0010                                                                                                                                          |         |  |  |  |  |  |

## DIVS

| Syntax            | DIVS <rs>,<rd></rd></rs>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Execution         | Rd Even: (Rd):(Rd+1)/(Rs) $\rightarrow$ Rd, remainder $\rightarrow$ Rd+1<br>Rd Odd: (Rd)/(Rs) $\rightarrow$ Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                   | 0 1 0 1 1 0 0 Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Operands          | <b>Rs</b> is a 32-bit signed divisor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                   | Rd is a 32-bit signed dividend, or the most significant half of a 64-bit signed dividend.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Description       | There are two cases:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                   | Rd Even DIVS performs a signed divide of the 64-bit operand contained<br>in the two consecutive registers, starting at the specified desti-<br>nation register, by the 32-bit contents of the source register.<br>The specified even-numbered destination register, Rd, contains<br>the 32 MSBs of the dividend. The next consecutive register<br>(which is odd-numbered) contains the 32 LSBs of the divi-<br>dend. The quotient is stored in the destination register, and the<br>remainder is stored in the following register (Rd+1). The re-<br>mainder is always the same sign as the dividend (in Rd:Rd+1).<br>Avoid using A14 or B14 as the destination register, since this<br>overwrites the SP; the assembler will issue a warning in this<br>case. |  |  |  |  |  |
|                   | <b>Rd Odd</b> DIVS performs a signed divide of the 32-bit operand contained<br>in the destination register by the 32-bit value in the source re-<br>gister. The quotient is stored in the destination register; the re-<br>mainder is not returned.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                   | The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Machine<br>States | 40,43 (Rd even)<br>39,42 (Rd odd)<br>41,44 if result = >80000000<br>7,10 if (Rd) ≥ (Rs) or (Rs) ≤ 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the quotient is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the quotient is 0, 0 otherwise.</li> <li>V 1 if quotient overflows (cannot be represented by 32 bits), 0 otherwise.<br/>The following conditions will set the overflow flag:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                   | <ul> <li>Divisor is 0</li> <li>Quotient cannot be contained within 32 bits</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |

#### Examples

DIVS A2,A0

| Before                                                                                 |                                                                                        |                                                                                        | <u>After</u>                                                                                 |                                                                                        |                                                                          |                                              |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------|
| A0<br>>1234 5678<br>>EDCB A987<br>>EDCB A987<br>>1234 5678<br>>1234 5678<br>>1234 5678 | A1<br>>8765 4321<br>>789A BCDF<br>>789A BCDF<br>>8765 4321<br>>8765 4321<br>>0000 0000 | A2<br>>8765 4321<br>>8765 4321<br>>789A BCDF<br>>789A BCDF<br>>0000 0000<br>>0000 0000 | A0<br>> D95B C60A<br>> 26A4 39F6<br>> D95B C60A<br>> 26A4 39F6<br>> 1234 5678<br>> 0000 0000 | A1<br>>15CA 1DD7<br>>EA35 E229<br>>EA35 E229<br>>15CA 1DD7<br>>8765 4321<br>>0000 0000 | A2<br>>8765 4321<br>>789A BCDF<br>>789A BCDF<br>>0000 0000<br>>0000 0000 | NCZV<br>1x00<br>0x00<br>1x00<br>0x00<br>0x01 |
| >0000 0000<br>>0000 0000<br>>8765 4321                                                 | >0000 0000<br>>0000 0000<br>>0000 0000                                                 | >8765 4321<br>>8765 4321                                                               | >0000 0000<br>>0000 0000<br>>8765 4321                                                       | >0000 0000<br>>0000 0000<br>>0000 0000                                                 | >8765 4321<br>>8765 4321                                                 | 0x01<br>0x10<br>0x01                         |

DIVS A2,A1

#### <u>Before</u>

<u>After</u>

| A0         | A1         | A2         | A0         | A1         | A2         | NCZV    |
|------------|------------|------------|------------|------------|------------|---------|
| >0000 0000 | >8765 4321 | >1234 5678 | >0000 0000 | >FFFF FFFA | >1234 5678 | 1 x 0 0 |
| >0000 0000 | >8765 4321 | >EDCB A988 | >0000 0000 | >0000 0006 | >EDCB A988 | 0x00    |
| >0000 0000 | >789A BCDF | >EDCB A988 | >0000 0000 | >FFFF FFFA | >EDCB A988 | 1 x 0 0 |
| >0000 0000 | >789A BCDF | >1234 5678 | >0000 0000 | >0000 0006 | >1234 5678 | 0x00    |
| >0000 0000 | >8765 4321 | >0000 0000 | >0000 0000 | >8765 4321 | >0000 0000 | 0x01    |
| >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | 0x01    |

ŧ

# DIVU Divide Registers - Unsigned

| Syntax            | DIVU < <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Execution         | Rd Even: (Rd):(Rd+1)/(Rs) $\rightarrow$ Rd, remainder $\rightarrow$ Rd+1<br>Rd Odd: (Rd)/(Rs) $\rightarrow$ Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                   | 0 1 0 1 1 0 1 Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Operands          | Rs is a 32-bit unsigned divisor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                   | Rd is a 32-bit unsigned dividend or the most significant half of a 64-bit unsigned divisor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Description       | There are two cases:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                   | Rd Even DIVU performs an unsigned divide of the 64-bit operand con-<br>tained in the two consecutive registers, starting at the destina-<br>tion register, by the 32-bit contents of the source register. The<br>specified even-numbered destination register, Rd, contains the<br>32 MSBs of the dividend. The next consecutive register<br>(which is odd-numbered) contains the 32 LSBs of the divi-<br>dend. The quotient is stored in the destination register, and the<br>remainder is stored in the following register (Rd+1). Avoid<br>using A14 or B14 as the destination register, since this over-<br>writes the SP; the assembler will issue a warning in this case. |  |  |  |  |  |
|                   | <b>Rd Odd</b> DIVU performs an unsigned divide of the 32-bit operand con-<br>tained in the destination register by the 32-bit value in the<br>source register. The quotient is stored in the destination regis-<br>ter; the remainder is not returned.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                   | The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Machine<br>States | 37,40 (Rd even)<br>37,40 (Rd odd)<br>5,8 if (Rd) ≥ (Rs) or (Rs) ≤ 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the quotient is 0, 0 otherwise.</li> <li>V 1 if quotient overflows (cannot be represented by 32 bits), 0 otherwise.<br/>The following conditions set the overflow flag:</li> <li>Divisor is 0</li> <li>Quotient cannot be contained within 32 bits</li> </ul>                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

#### Examples

DIVU A2,A0

#### <u>Before</u>

| <u>Before</u> |            |            | <u>After</u>      |            |            |         |
|---------------|------------|------------|-------------------|------------|------------|---------|
| A0            | A1         | A2         | A0                | A1         | A2         | NCZV    |
| >1234 5678    | >8765 4321 | >789A BCDF | >26A4 39F6        | >15CA 1DD7 | >789A BCDF | x x 00  |
| >1234 5678    | >8765 4321 | >0000 0000 | >1234 5678        | >8765 4321 | >0000 0000 | x x 01  |
| >0000 0000    | >0000 0000 | >0000 0000 | >0000 0000        | >0000 0000 | >0000 0000 | x x 01  |
| >0000 0000    | >0000 0000 | >8765 4321 | >0000 0000        | >0000 0000 | >8765 4321 | x x 1 0 |
| >8765 4321    | >0000 0000 | >8765 4321 | >8765 <b>4321</b> | >0000 0000 | >8765 4321 | x x 01  |
|               |            |            |                   |            |            |         |

DIVU A2,A1

#### <u>Before</u>

#### <u>After</u>

| A0         | A1         | A2         | A0         | A1         | A2         | NCZV    |
|------------|------------|------------|------------|------------|------------|---------|
| >0000 0000 | >789A BCDF | >1234 5678 | >0000 0000 | >0000 0006 | >1234 5678 | x x 00  |
| >0000 0000 | >1234 5678 | >0000 0000 | >0000 0000 | >1234 5678 | >0000 0000 | x x 0 1 |
| >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | >0000 0000 | x x 01  |
| >0000 0000 | >0000 0000 | >8765 4321 | >0000 0000 | >0000 0000 | >8765 4321 | x x 1 0 |
| >0000 0000 | >8765 4321 | >8765 4321 | >0000 0000 | >0000 0001 | >8765 4321 | x x 0 0 |

|           | 1   | 1            | 1                    | 1            | 0    | 1  | 1 |   | F | ls |   | R |   | R | d |   |
|-----------|-----|--------------|----------------------|--------------|------|----|---|---|---|----|---|---|---|---|---|---|
| Encoding  | 15  | 14           | 13                   | 12           | 11   | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
| Execution | (Rs | <b>X</b> ) + | OLOI<br>(Rd)<br>(Rd) | <b>X</b> ) - | → Rc | IX |   |   |   |    |   |   |   |   |   |   |
| Syntax    | DR  | AV           | < Rs                 | ;>,<         | Rd>  |    |   |   |   |    |   |   |   |   |   |   |

**Description** DRAV writes the pixel value in the COLOR1 register to the location pointed to by the XY address in the destination register. Following the write, the XY address in the destination register is incremented by the value in the source register: the X half of Rs is added to the X half of Rd, and the Y half of Rs is added to the Y half of Rd. Any carry out from the lower (X) half of the register will not propagate into the upper (Y) half.

COLOR1 bits 0-15 are output on data bus lines 0-15, respectively. The pixel data used from COLOR1 is that which aligns to the destination location, so 16-bit patterns can be implemented. The source and destination registers must be in the same register file.

Implied Operands

| B File Registers |         |            |                                                                                                            |  |  |  |  |  |
|------------------|---------|------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Register         | Name    | Format     | Format Description                                                                                         |  |  |  |  |  |
| B3               | DPTCH   | Linear     | Linear Destination pitch                                                                                   |  |  |  |  |  |
| B4               | OFFSET  | Linear     | Screen origin (location 0,0)                                                                               |  |  |  |  |  |
| B5               | WSTART  | XY         | Window starting corner                                                                                     |  |  |  |  |  |
| B6               | WEND    | XY         | Window ending corner                                                                                       |  |  |  |  |  |
| B9               | COLOR1  | Pixel      | Pixel color                                                                                                |  |  |  |  |  |
|                  |         | i/0 F      | Registers                                                                                                  |  |  |  |  |  |
| Address          | Name    | D          | escription and Elements (Bits)                                                                             |  |  |  |  |  |
| > C00000 B0      | CONTROL | W – Wind   | PP-Pixel processing operations (22 options)<br>W - Window checking operation<br>T - Transparency operation |  |  |  |  |  |
| >C0000140        | CONVDP  | XY-to-lin  | XY-to-linear conversion (destination pitch)                                                                |  |  |  |  |  |
| >C0000150        | PSIZE   | Pixel size | (1,2,4,8,16)                                                                                               |  |  |  |  |  |
| >C0000160        | PMASK   | Plane ma   | Plane mask - pixel format                                                                                  |  |  |  |  |  |

Pixel Processina

**ssing** Set the PPOP field in the CONTROL register to select a pixel processing operation. This operation will be applied to the pixel as it is moved to the destination location. At reset, the default pixel processing operation is *replace* ( $S \rightarrow D$ ). For more information, see Section 7.7, Pixel Processing, on page 7-15.

Window Checking

ng Select a window checking mode by setting the W bits in the CONTROL register. If you select an active window checking mode (W = 1, 2, or 3), the WSTART and WEND registers will define the XY starting and ending corners of a rectangular window. The X and Y values in both WSTART and WEND must be positive.

When the TMS34010 attempts to write a pixel inside or outside a defined value, the following actions may occur:

- **W=0** No window operation. The pixel is drawn and the WVP and V bits are unaffected.
- W=1 Window hit. No pixels are drawn. The V bit is set to 0 if the pixel lies within the window; otherwise, it is set to 1.
- W=2 Window miss. If the pixel lies outside the window, the WVP and V bits are set to 1 and the instruction is aborted (no pixels are drawn). Otherwise, the pixel is drawn and the V bit is set to 0.
- W=3 Window clip. If the pixel lies outside the window, the V bit is set to 1 and the instruction is aborted (no pixels are drawn). Otherwise, the pixel is drawn and the V bit is set to 0.

For more information, see Section 7.10, Window Checking, on page 7-25.

- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL register to 1. The TMS34010 checks for 0-valued (transparent) pixels resulting from the combination of the source and destination pixels, according to the selected pixel processing operation. At reset, the default case for transparency is *off.*
- **Plane Mask** The plane mask is enabled for this instruction.

#### Shift Register

**Transfers** When this instruction is executed and the SRT bit is set, normal memory read and write operations become SRT reads and writes. Refer to Section 9.9.2, Video Memory Bulk Initialization, on page 9-27 for more information.

Words

## Machine

States The states consumed depend on the operation selected, as indicated below.

| Pixel Processing Operation |         |         |     |      |     |                      | -       | /indoviolatic |            |            |
|----------------------------|---------|---------|-----|------|-----|----------------------|---------|---------------|------------|------------|
| PSIZE                      | Replace | Boolean | ADD | ADDS | SUB | SUBS                 | MIN/MAX | W=1           | W=2        | W=3        |
| 1,2,4,8<br>16              |         |         |     |      |     | 8+(3),14<br>8+(1),12 |         | 5,8<br>5,8    | 3,6<br>3,6 | 5,8<br>5,8 |

Status Bits N Unaffected

1

- C Unaffected
- Z Unaffected
- V 1 if a window violation occurs, 0 otherwise; unaffected if window clipping is not used.

**Examples** These DRAV examples use the following implied operand setup.

| Register File B: |                      | I/O Regis | ters:   |
|------------------|----------------------|-----------|---------|
| DPTCH (B3)       | = >200               | CONVDP    | = >0016 |
| OFFSET (B4)      | = >0001 0000         |           |         |
| WSTART (B5)      | = >0010 0000         |           |         |
| WEND (B6)        | = >003C 0040         |           |         |
| COLORI (B9)      | = >FFFF F <b>FFF</b> |           |         |

Assume that memory contains the following values before instruction execution:

| Address    | Data  |
|------------|-------|
| >0001 8040 | >8888 |

| <u>Code</u> | Before     |            |       |       |    | <u>After</u>     |                |
|-------------|------------|------------|-------|-------|----|------------------|----------------|
|             | A0         | A1         | PSIZE | PP    | w  | PMASK A0         | @>18040        |
| DRAV A1,AO  | >0040 0040 | >0010 0010 | >0001 | 00000 | 00 | >0000 >0050 0050 | >8889          |
| DRAV A1,A0  | >0040 0020 | >0010 0010 | >0002 | 00000 | 00 | >0000 >0050 0030 | >888B          |
| DRAV A1,A0  | >0040 0010 | >0010 0010 | >0004 | 00000 | 00 | >0000 >0050 0020 | >888F          |
| DRAV A1,A0  | >0040 0008 | >0010 0010 | >0008 | 00000 | 00 | >0000 >0050 0018 | >88FF          |
| DRAV A1,A0  | >0040 0004 | >0010 0010 | >0010 | 00000 | 00 | >0000 >0050 0014 | >FF <b>F</b> F |
| DRAV A1,A0  | >0040 0004 | >0000 FFFF | >0010 | 01010 | 00 | >0000 >0040 0003 | >0000          |
| DRAV A1,A0  | >0040 0004 | >FFFF 0000 | >0010 | 10011 | 00 | >0000 >003F 0004 | >0000          |
| DRAV A1,A0  | >0040 0004 | >0001 0001 | >0010 | 00000 | 11 | >0000 >0041 0005 | >0000          |
| DRAV A1,A0  | >0040 0004 | >0040 0004 | >0010 | 00000 | 00 | >00FF >0080 0008 | >FF00          |

# DSJ Decrement Register and Skip Jump

<u>DSJ</u>

| Syntax            | DSJ <rd>,<add< th=""><th>dress&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th></add<></rd>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | dress>                                                                                |                                                                       |                                             |                                |                                         |                                       |                               |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------|--------------------------------|-----------------------------------------|---------------------------------------|-------------------------------|
| Execution         | (Rd) - 1 → Rd<br>If (Rd) $\neq$ 0, then (Displacement×16) + (PC') → PC<br>If (Rd) = 0, then go to next instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
|                   | 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 <b>1</b> 0                                                                          | 1 1                                                                   | 0 0                                         | R                              |                                         | Rd                                    |                               |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D                                                                                     | isplacemen                                                            | it                                          |                                |                                         |                                       | ]                             |
| Operands          | Rd contai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns the operan                                                                         | d to be dea                                                           | cremente                                    | ed.                            |                                         |                                       |                               |
|                   | Address is a 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2-bit address                                                                         | (within 32)                                                           | K words)                                    | ).                             |                                         |                                       |                               |
| Description       | DSJ decrements the<br>is <b>nonzero</b> , then a<br>PC points to the inso<br>of the DSJ instruc-<br>bit displacement b<br>tained by adding t<br>to the address of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a jump is mac<br>struction word<br>stion. The sig<br>y multiplying<br>the resulting s | le relative t<br>I that imme<br>I ned word<br>by 16. Th<br>igned disp | to the c<br>diately f<br>displace<br>ne new | urren<br>ollow<br>emen<br>PC a | t PC.<br>/s the s<br>t is cor<br>ddress | The cu<br>econd<br>iverted<br>is ther | urrent<br>word<br>to a<br>ob- |
|                   | If the result of the formed and the provided and the prov |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
|                   | The displacement<br>The resulting jump<br>32-bit address is co<br>displacement field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | o range is -3                                                                         | 2,768 to -                                                            | +32,767                                     | wor                            | ds. Th                                  | ne spe                                | cified                        |
|                   | This instruction is loops, the assemble                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                       |                                                                       |                                             |                                |                                         | For st                                | norter                        |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
| Machine<br>States | 3,9 (Jump)<br>2,8 (Nojump)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
| Status Bits       | <ul><li>N Unaffected</li><li>C Unaffected</li><li>Z Unaffected</li><li>V Unaffected</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                       |                                                                       |                                             |                                |                                         |                                       |                               |
| Examples          | Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Before                                                                                | <u>A</u> 1                                                            | fter                                        |                                |                                         |                                       |                               |
| ,                 | DSJ A5,LOOP<br>DSJ A5,LOOP<br>DSJ A5,LOOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A5<br>>0000 0009<br>>0000 0001<br>>0000 0000                                          | 1 >00                                                                 | 5<br>000 0008<br>000 0000<br>FFF FFF        | 3<br>0                         | ump tak<br>Yes<br>No<br>Yes             | ken?                                  |                               |

# **DSJEQ**

# Conditionally Decrement Register and Skip Jump

**DSJEQ** 

| Syntax            | DSJEQ <rd>,<address></address></rd>                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Execution         | <pre>If (Z) = 1 then (Rd) - 1 → Rd     If (Rd) ≠ 0 then PC' + (Displacement×16) → PC     If (Rd) = 0 then go to next instruction If (Z) = 0 then go to next instruction</pre>                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|                   | 0 0 0 0 1 1 0 1 1 0 1 R Rd                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|                   | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Operands          | <b>Rd</b> contains the operand to be conditionally decremented.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                   | Address is a 32-bit address (within 32K words).                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Description       | The DSJEQ instruction performs a conditional jump, based on an evalu-<br>ation of the status Z bit.                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                   | • If $Z = 1$ , the contents of the destination register are decremented by 1.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                   | <ul> <li>If this result is nonzero, then a jump is made relative to the current PC. The current PC points to the instruction word that immediately follows the second word of the DSJ instruction. The signed word displacement is converted to a bit displacement by multiplying by 16. The new PC address is then obtained by adding the resulting signed displacement (Displacement × 16) to the address of the next instruction.</li> </ul> |  |  |  |  |  |  |  |
|                   | <ul> <li>If the result is 0, then the jump is skipped and the program<br/>continues execution at the next sequential instruction.</li> </ul>                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                   | If Z = 0, the jump is skipped, the program counter is advanced to the next sequential instruction, and the instruction completes.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                   | The displacement is computed by the assembler as $(Address - PC')/16$ .<br>The resulting jump range is -32,768 to +32,767 words. The specified 32-bit address is converted by the assembler into the value required for the displacement field.                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                   | This instruction can be used after an explicit or implicit compare to 0. Ad-<br>ditional information on these types of compares can be obtained in the<br>CMP and CMPI, and MOVE-to-register instructions, respectively.                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| Machine<br>States | 3,9 (Jump)<br>2,8 (No jump)                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |

| Examples | <u>Code</u>                                                                                        | Before                                                                                 |                                                              | After                                                               |                                  |  |
|----------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------|--|
|          | DSJEQ A5,LOOP<br>DSJEQ A5,LOOP<br>DSJEQ A5,LOOP<br>DSJEQ A5,LOOP<br>DSJEQ A5,LOOP<br>DSJEQ A5,LOOP | A5<br>>0000 0009<br>>0000 0001<br>>0000 0000<br>>0000 0009<br>>0000 0001<br>>0000 0000 | NCZV<br>xx1x<br>xx1x<br>xx1x<br>xx0x<br>xx0x<br>xx0x<br>xx0x | A5<br>>0000 000<br>>FFFF FFF<br>>0000 000<br>>0000 000<br>>0000 000 | 00 No<br>F Yes<br>09 No<br>01 No |  |
|          | 20017 1.0/HOOT                                                                                     |                                                                                        | ~~~~                                                         | 1 0000 000                                                          |                                  |  |

## DSJNE

# Conditionally Decrement Register and Skip Jump

DSJNE

| Syntax            | DSJNE <rd>,<address></address></rd>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Execution         | <pre>If (Z) = 0 then (Rd) - 1 → Rd</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 1 1 0 1 1 1 0 R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                   | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
| <b>Oper</b> ands  | Rd contains the operand to be conditionally decremented.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                   | Address is a 32-bit address (within 32K words).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| Description       | The DSJNE instruction performs a conditional jump, based on an evalu-<br>ation of the Z bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|                   | • If $Z = 0$ , the contents of the destination register are decremented by 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|                   | <ul> <li>If this result is nonzero, then a jump is made relative to the current PC. The current PC points to the instruction word that immediately follows the second word of the DSJ instruction. The signed word displacement is converted to a bit displacement by multiplying by 16. The new PC address is then obtained by adding the resulting signed displacement (Displacement × 16) to the address of the next instruction.</li> <li>If the result is 0, then the jump is skipped and the program continues execution at the next sequential instruction.</li> </ul> |  |  |  |  |  |  |  |  |
|                   | <ul> <li>If Z = 1, the jump is skipped, the program counter is advanced to the<br/>next sequential instruction, and the instruction completes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|                   | The displacement is computed by the assembler as (Address - $PC'$ )/16. The resulting jump range is -32,768 to +32,767 words. The specified 32-bit address is converted by the assembler into the value required for the displacement field.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|                   | This instruction can be used after an explicit compare or an implicit compare to 0. Additional information on these types of compares can be obtained in the CMP, CMPI, and MOVE-to-register instructions.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,9 (Jump)<br>2,8 (No jump)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |

# Conditionally Decrement Register and Skip Jump

DSJNE

| Examples | <u>Code</u>    | <u>Before</u>      |         | <u>After</u> |             |
|----------|----------------|--------------------|---------|--------------|-------------|
|          |                | A5                 | NCZ V   | A5           | Jump taken? |
|          | DSJNE A5,LOOP  | >0000 000 <b>9</b> | xx1x    | >000 000     | )9 No       |
|          | DSJNE A5, LOOP | >0000 0001         | xx1x    | >000 000     | 01 No       |
|          | DSJNE A5,LOOP  | >0000 0000         | xx1x    | >000 000     | 00 No       |
|          | DSJNE A5,LOOP  | >0000 000 <b>9</b> | x x O x | >000 000     | 08 Yes      |
|          | DSJNE A5,LOOP  | >0000 0001         | xx0x    | >000 000<    | 00 No       |
|          | DSJNE A5,LOOP  | >0000 0000         | xx0x    | >FFFF FF     | FFYes       |

# DSJS Decrement Register and Skip Jump - Short DSJS

| Syntax            | DSJS <rd>,<ad< th=""><th>dress&gt;</th><th></th><th></th><th></th><th></th></ad<></rd>                                                                                                                  | dress>                                                                                      |                                          |                   |                               |        |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------|-------------------|-------------------------------|--------|--|--|--|
| Execution         | (Rd) - 1 → Rd<br>If (Rd) ≠ 0 then Po<br>If (Rd) = 0 then go                                                                                                                                             | C' + (Displacemen<br>to next instruction                                                    | t×16) → PC                               | ;                 |                               |        |  |  |  |
| Encoding          | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                   |                                                                                             |                                          |                   |                               |        |  |  |  |
|                   | 0 0 1 1                                                                                                                                                                                                 | 1 D Displa                                                                                  | cement                                   | R                 | Rd                            |        |  |  |  |
| Operands          | Rd contains                                                                                                                                                                                             | s the operand to b                                                                          | e decremente                             | ed.               |                               |        |  |  |  |
|                   | Address is a 32-                                                                                                                                                                                        | bit address (withir                                                                         | a 32K words)                             | ).                |                               |        |  |  |  |
| Description       | DSJS performs a co<br>destination register b                                                                                                                                                            |                                                                                             | st, it decreme                           | ents the          | contents o                    | of the |  |  |  |
|                   | PC. The curre<br>follows the sec                                                                                                                                                                        | <b>nonzero</b> , then a<br>nt PC points to th<br>cond word of the I<br>ted to a bit displac | e instruction<br>DSJ instruction         | word t<br>on. The | hat immed<br>5-bit disp       | iately |  |  |  |
|                   | <ul> <li>If the direction bit D is 0, the new PC address is then obtained<br/>by adding the resulting displacement to PC'.</li> </ul>                                                                   |                                                                                             |                                          |                   |                               |        |  |  |  |
|                   | <ul> <li>If the direction bit D is 1, the new PC address is obtained by<br/>subtracting the resulting displacement from PC'. This provides<br/>a jump range of -32 to 32 words, excluding 0.</li> </ul> |                                                                                             |                                          |                   |                               |        |  |  |  |
|                   | <ul> <li>If the result of the decrement is 0, then the jump is skipped and pro-<br/>gram execution continues at the next sequential instruction.</li> </ul>                                             |                                                                                             |                                          |                   |                               |        |  |  |  |
|                   | The specified 32-bit<br>required for the disp<br>assembler as (Addre<br>loops for cache-resid                                                                                                           | lacement field. This s - PC')/16. This                                                      | ne displacem                             | ent is c          | omputed b                     | by the |  |  |  |
| Words             | 1                                                                                                                                                                                                       |                                                                                             |                                          |                   |                               |        |  |  |  |
| Machine<br>States | 2,5 (Jump)<br>3,6 (No jump)                                                                                                                                                                             |                                                                                             |                                          |                   |                               |        |  |  |  |
| Status Bits       | <ul><li>N Unaffected</li><li>C Unaffected</li><li>Z Unaffected</li><li>V Unaffected</li></ul>                                                                                                           |                                                                                             |                                          |                   |                               |        |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                                                             | Before                                                                                      | After                                    |                   |                               |        |  |  |  |
|                   | DSJS A5,LOOP<br>DSJS A5,LOOP<br>DSJS A5,LOOP                                                                                                                                                            | A5<br>>0000 0009<br>>0000 0001<br>>0000 0000                                                | A5<br>>0000 000<br>>0000 000<br>>FFFF FF | 08<br>00          | np taken?<br>Yes<br>No<br>Yes |        |  |  |  |

1

EINT

Enable Interrupts

EINT

| Syntax            | EINT                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Execution         | 1 → IE                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                   | 0 0 0 1 1 0 1 0 1 1 0 0 0 0                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| Description       | EINT sets the global interrupt enable bit (IE) to 1, allowing interrupts to be enabled. When $IE=1$ , individual interrupts can be enabled by setting the appropriate bits in the INTENB interrupt mask register. The rest of the status register is unaffected. |  |  |  |  |  |  |
|                   | The DINT instruction disables interrupts.                                                                                                                                                                                                                        |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Machine<br>States | 3,6                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Status Bíts       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> <li>IE 1</li> </ul>                                                                                                                                                 |  |  |  |  |  |  |
| Examples          | Code         Before         After           ST         ST         ST           EINT         >00000010         >00200010           EINT         >00200010         >00200010                                                                                       |  |  |  |  |  |  |

?

# EMU

| Syntax            | EMU                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Execution         | ST $\rightarrow$ Rd and conditionally enter emulator mode                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|                   | 0 0 0 0 0 0 1 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Description       | The EMU instruction pulses the $\overline{EMUA}$ pin and samples the RUN/ $\overline{EMU}$ pin.<br>If the RUN/ $\overline{EMU}$ pin is in the RUN state, the EMU instruction acts as a NOP.<br>If the pin is in the EMU state, emulation mode is entered. This instruction<br>is not intended for general use; refer to the <i>TMS34010 XDS/22 User's</i><br><i>Guide</i> for more information. |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| Machine<br>States | 6,9 (or more if EMU mode is entered)                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Indeterminate</li> <li>C Indeterminate</li> <li>Z Indeterminate</li> <li>V Indeterminate</li> </ul>                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |

| EXGF              | Exchange Field Size EXGF                                                                                                                                                                                                                                      |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax            | <b>EXGF</b> < <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                      |
| Execution         | (Rd) → FS0, FE0 or (Rd) → FS1, FE1<br>FS0, FE0 → (Rd) or FS1, FE1 → (Rd)                                                                                                                                                                                      |
| Encoding          | 15     14     13     12     11     10     9     8     7     6     5     4     3     2     1     0       1     1     0     1     0     1     F     1     0     0     0     Rd                                                                                  |
| Operands          | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0, FE0 to be exchanged.</li> <li>F=1 selects FS1, FE1 to be exchanged</li> </ul>                                                                                                  |
| Description       | EXGF exchanges the six LSBs of the destination register with the selected six bits of field information (field size and field extension). Bit 5 of the 6-bit quantity in Rd is exchanged with the field extension value. The upper 26 bits of Rd are cleared. |
|                   | 31 30 29 26 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br>N C Z V Res B Res L Reserved F F61 F61 F60<br>Status Register                                                                                                        |
| Words             | 1                                                                                                                                                                                                                                                             |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                           |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                            |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                        |
|                   | A5         ST         A5         ST           EXGF A5,0         >FFFF FFC0         >F000 0FFF         >0000 003F         >F000 0FC0           EXGF A5,1         >FFFF FFC0         >F000 0FFF         >0000 003F         >F000 003F                           |
|                   |                                                                                                                                                                                                                                                               |

P

}

# EXGPC Exchange Program Counter with Register EXGPC

| Syntax            | EXGPC <rd></rd>                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Execution         | $(Rd) \rightarrow PC, (PC') \rightarrow Rd$                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                   | 0 0 0 0 0 0 0 1 0 0 1 R Rd                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| Description       | EXGPC exchanges the next program counter value with the destination re-<br>gister contents. After this instruction has been executed, the destination<br>register contains the address of the instruction immediately following the<br>EXGPC instruction.                                                                                |  |  |  |  |  |  |
|                   | Note that the TMS34010 sets the four LSBs of the program counter to 0 (word aligned).                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                   | This instruction provides a "quick call" capability by saving the return ad-<br>dress in a register (rather than on the stack). The return from the call is<br>accomplished by repeating the instruction at the end of the "subroutine."<br>Note that the subroutine address must be reloaded following each call-re-<br>turn operation. |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| Machine<br>States | 2,5                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                   | A1PCA1PCEXGPC A1>0000 1C10>0000 2080>0000 2090>0000 1C10EXGPC A1>0000 1C50>0000 2080>0000 2090>0000 1C50                                                                                                                                                                                                                                 |  |  |  |  |  |  |

| Syntax    | FIL | Lι    |      |             |     |        |      |       |      |        |     |   |   |   |   |   |
|-----------|-----|-------|------|-------------|-----|--------|------|-------|------|--------|-----|---|---|---|---|---|
| Execution | pix | el(CC | DLOF | <b>R</b> 1) | → P | ixel a | rray | (with | proc | cessii | ng) |   |   |   |   |   |
| Encoding  | 15  | 14    | 13   | 12          | 11  | 10     | 9    | 8     | 7    | 6      | 5   | 4 | 3 | 2 | 1 | 0 |
|           | 0   | 0     | 0    | 0           | 1   | 1      | 1    | 1     | 1    | 1      | 0   | 0 | 0 | 0 | 0 | 0 |

**Operands** L specifies that the pixel array starting address is in linear format.

**Description** FILL processes a set of source pixel values (specified by the COLOR1 register) with a destination pixel array. This instruction operates on a two-dimensional array of pixels using pixels defined in the COLOR1 register. As the FILL proceeds, the source pixels are combined with destination pixels based on the selected graphics operations.

Note that the instruction is entered as FILL L. The following set of implied operands govern the operation of the instruction and define both the source pixels and the destination array.

Implied Operands

| B File Registers     |         |                                                                           |                                       |  |  |  |  |  |  |
|----------------------|---------|---------------------------------------------------------------------------|---------------------------------------|--|--|--|--|--|--|
| Register             | Name    | Format                                                                    | Description                           |  |  |  |  |  |  |
| B2†                  | DADDR   | Linear                                                                    | Pixel array starting address          |  |  |  |  |  |  |
| B3                   | DPTCH   | Linear                                                                    | Pixel array pitch                     |  |  |  |  |  |  |
| B7                   | DYDX    | XY                                                                        | Pixel array dimensions (rows:columns) |  |  |  |  |  |  |
| B9                   | COLOR1  | Pixel                                                                     | Fill color or 16-bit pattern          |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |         |                                                                           | Reserved registers                    |  |  |  |  |  |  |
|                      |         | I/O F                                                                     | Registers                             |  |  |  |  |  |  |
| Address              | Name    |                                                                           | Description and Operations            |  |  |  |  |  |  |
| >C00000B0            | CONTROL | PP-Pixel processing operations (22 options)<br>T - Transparency operation |                                       |  |  |  |  |  |  |
| >C0000150            | PSIZE   | Pixel size                                                                | (1,2,4,8,16)                          |  |  |  |  |  |  |
| >C0000160            | PMASK   | Plane mas                                                                 | sk – pixel format                     |  |  |  |  |  |  |

<sup>†</sup> Changed by FILL during execution.

### Destination

Array

The contents of the DADDR, DPTCH, and DYDX registers define the location of the destination pixel array:

 At the outset of the instruction, DADDR contains the linear address of the pixel with the lowest address in the array.

During instruction execution, DADDR points to the next pixel (or word of pixels) to be modified in the destination array. When the array transfer is complete, DADDR points to the linear address of the pixel following the last pixel written.

 DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array. DPTCH must be a multiple of 16, exept when a single pixel-width line is drawn (DX=1). In this case, DPTCH may be any value.

• DYDX specifies the dimensions of the destination array in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

## Pixel

**Processing** Set the PPOP field in the CONTROL register to select a pixel processing operation. This operation will be applied to the pixel as it is moved to the destination location. There are 16 Boolean and 6 arithmetic operations; the default operation at reset is *replace* ( $S \rightarrow D$ ). Note that the destination data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.

### Window

- **Checking** Window checking **cannot** be used with this instruction. The contents of the WSTART and WEND registers are ignored.
- **Corner Adjust** There is no corner adjust for this instruction. The direction of the FILL is fixed as increasing linear addresses.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it processes the source data. At reset, the default case for transparency is *off.*
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the FILL is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10–B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the insterrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the FILL correctly. You can inhibit the TMS34010 from resuming the FILL by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

**Plane Mask** The plane mask is enabled for this instruction.

| Shift Register<br>Transfers | if the SRT bit in the DPYCTL register is set, each memory read or write in-<br>itiated by the FILL generates a shift register transfer read or write cycle at<br>the selected address. This operation can be used for bulk memory clears<br>or transfers. (Not all VRAMs support this capability.) See Section 9.9.2,<br>Video Memory Bulk Initialization, on page 9-27 for more information. |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Words                       | 1                                                                                                                                                                                                                                                                                                                                                                                             |
| Machine<br>States           | See Section 13.3, FILL Instructions Timing.                                                                                                                                                                                                                                                                                                                                                   |

Į

- C Unaffected
- Z Unaffected
- V Unaffected

**Examples** These FILL examples use the following implied operand setup.

| Register File I | B:          | I/O Reg | isters: |
|-----------------|-------------|---------|---------|
| DADDR (B2)      | = >00002010 | PSIZE   | = >0008 |
| DPTCH (B3)      | = >00000080 |         |         |
| DYDX (B7)       | = >0002000D |         |         |
| COLOR1 (B9)     | = >30303030 |         |         |

Assume that memory contains the following values before instruction execution.

FILL

Linear Data Address >02000 >1100, >3322, >5544, >7766, >9988, >BBAA,>DDCC,>FFEE >02080 >1100, >3322, >5544, >7766, >9988, >BBAA,>DDCC,>FFEE

**Example 1** This example uses the pixel processing *replace*  $(S \rightarrow D)$  operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, PP=00000).

After instruction execution, memory contains the following values:

Linear Data Address Data >02000 >1100, >3030, >3030, >3030, >3030, >3030, >3030, >FF30 >02080 >1100, >3030, >3030, >3030, >3030, >3030, >FF30

**Example 2** This example uses the  $(\overline{S} \text{ and } D) \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >2C00 (T=0, PP=01010).

After instruction execution, memory contains the following values:

Linear Data Address Data >02000 >1100, >0302, >4544, >4746, >8988, >8B8A, >CDCC>FFCE >02080 >1100, >0302, >4544, >4746, >8988, >8B8A, >CDCC>FFCE

**Example 3** This example uses transparency and the (S and D)  $\rightarrow$  D pixel processing operation. Before instruction execution, PMASK = > 0000 and CONTROL = > 0420 (T=1, PP=00000).

After instruction execution, memory contains the following values:

| Linear<br>Address | Data                                                                                                             |
|-------------------|------------------------------------------------------------------------------------------------------------------|
|                   | >1100, >3020, >1044, >3020, >1088, >3020, >10CC, >FF20<br>>1100, >3020, >1044, >3020, >1088, >3020, >10CC, >FF20 |

**Example 4** This example uses plane masking; the four MSBs are masked. Before instruction execution, PMASK = >F0F0 and CONTROL = >0000 (T=0, PP=00000).

After instruction execution, memory contains the following values:

#### Linear Data Address Data >02000 >1100, >3020, >5040, >7060, >9080, >B0A0, >D0C0, >FFE0 >02080 >1100, >3020, >5040, >7060, >9080, >B0A0, >D0C0, >FFE0

| Syntax<br>Execution | FILL XY<br>pixel(COLOR1) → Destination pixel array (with processing)                                                                                                                                                                |                  |         |         |       |       |       |      |      |      |        |        |       |      |      |    |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|---------|-------|-------|-------|------|------|------|--------|--------|-------|------|------|----|
| Encoding            | 15<br>0                                                                                                                                                                                                                             | 14<br>0          | 13<br>0 | 12<br>0 | 11    | 10    | 9     | 8    | 71   | 6    | 5<br>1 | 4      | 3     | 2    | 1    | 0  |
| Operands            | XY                                                                                                                                                                                                                                  | Spe              | ecifie  | s tha   | t the | pixel | array | star | ting | addr | ess is | s give | en in | XY f | orma | t. |
| Description         | FILL processes a set of source pixel values (specified by the COLOR1 reg-<br>ister) with a destination pixel array.                                                                                                                 |                  |         |         |       |       |       |      |      |      |        |        |       |      |      |    |
|                     | This instruction operates on a two-dimensional array of pixels using pixels defined in the COLOR1 register. As the FILL proceeds, the source pixels are combined with destination pixels based on the selected graphics operations. |                  |         |         |       |       |       |      |      |      |        |        |       |      |      |    |
|                     | Note that the instruction is entered as FILL L,XY. The following set of implied operands govern the operation of the instruction and define both the source pixels and the destination array.                                       |                  |         |         |       |       |       |      |      |      |        |        |       |      |      |    |
| Implied<br>Operands | <b></b>                                                                                                                                                                                                                             | B File Registers |         |         |       |       |       |      |      |      |        |        |       |      |      |    |
|                     | R                                                                                                                                                                                                                                   | egist            | er      | N       | ame   | F     | orma  |      |      |      | De     | scrip  | tion  |      |      |    |

| B File Registers     |         |                                                                                                             |                                       |  |  |  |  |  |  |
|----------------------|---------|-------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--|--|--|--|
| Register             | Name    | Format                                                                                                      | Description                           |  |  |  |  |  |  |
| B2†‡                 | DADDR   | XY                                                                                                          | Pixel array starting address          |  |  |  |  |  |  |
| В3                   | DPTCH   | Linear                                                                                                      | Pixel array pitch                     |  |  |  |  |  |  |
| B4                   | OFFSET  | Linear                                                                                                      | Screen origin (address of 0,0)        |  |  |  |  |  |  |
| B5                   | WSTART  | XY                                                                                                          | Window starting corner                |  |  |  |  |  |  |
| B6                   | WEND    | XY                                                                                                          | Window ending corner                  |  |  |  |  |  |  |
| B7†‡                 | DYDX    | XY                                                                                                          | Pixel array dimensions (rows:columns) |  |  |  |  |  |  |
| B9                   | COLOR1  | Pixel                                                                                                       | Fill color or 16-bit pattern          |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |         |                                                                                                             | Reserved registers                    |  |  |  |  |  |  |
|                      |         | I/O F                                                                                                       | Registers                             |  |  |  |  |  |  |
| Address              | Name    | D                                                                                                           | escription and Elements (Bits)        |  |  |  |  |  |  |
| >C00000B0            | CONTROL | PP- Pixel processing operations (22 options)<br>W - Window checking operation<br>T - Transparency operation |                                       |  |  |  |  |  |  |
| >C0000140            | CONVDP  | XY-to-lin                                                                                                   | ear conversion (destination pitch)    |  |  |  |  |  |  |
| >C0000150            | PSIZE   | Pixel size                                                                                                  | (1,2,4,8,16)                          |  |  |  |  |  |  |
| >C0000160            | PMASK   | Plane ma                                                                                                    | sk – pixel format                     |  |  |  |  |  |  |
|                      |         |                                                                                                             |                                       |  |  |  |  |  |  |

<sup>†</sup> Changed by FILL during execution.

<sup>‡</sup> Used for common rectangle function with window hit operation (W=1).

Destination Array

ľ

Ì

The location of the destination pixel array is defined by the contents of the DADDR, DPTCH, CONVDP, OFFSET, and DYDX registers. At the outset of the instruction, DADDR contains the **XY** address of the pixel with the lowest address in the array. It is used with OFFSET and CONVDP to calculate the linear address of the starting location of the array. DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array (typically this is the screen pitch). DPTCH must be a power of two (greater than or equal to 16) and CONVDP must be set to

### FILL

correspond to the DPTCH value. CONVDP is computed by operating on the DPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing and window clipping. DYDX specifies the dimensions of the destination array in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns. During instruction execution, DADDR points to the next pixel (or word of pixels) to be modified in the destination array. When the array transfer is complete, DADDR points to the linear address of the pixel following the last pixel written. This is that pixel on the **last** row that would have been written had the array transfer been wider in the X dimension.

#### Pixel Processing

**Processing** Pixel processing can be used with this instruction. The PPOP field of the CONTROL register specifies the pixel processing operation that will be applied to pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the *replace*  $(S \rightarrow D)$  operation. Note that the destination data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.

# Window

- **Checking** The window operations described in Section 7.10, Window Checking, on page 7-25. can be used with this instruction. Window pick, violation detect, or preclipping can be selected by setting the W bits in the CONTROL register to 1, 2, or 3, respectively. Window pick modifies the DADDR and DYDX registers to correspond to the common rectangle formed by the destination array and the clipping window defined by WSTART and WEND. DADDR is set to the XY address of the pixel with the lowest address in the common rectangle. If no window operations are selected, the WSTART and WEND registers are ignored. At reset, no window operations are enabled.
- Corner Adjust There is no corner adjust for this instruction. The direction of the FILL is fixed as increasing linear addresses.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it processes the source data. At reset, the default case for transparency is *off.*
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the FILL is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the interrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the FILL correctly. You can inhibit the TMS34010 from resuming the FILL by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

Plane Mask The plane mask is enabled for this instruction.

#### Shift Register Transfers

ers If the SRT bit in the DPYCTL register is set, each memory read or write initiated by the FILL generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.) See Section 9.9.2, Video Memory Bulk Initialization, on page 9-27 for more information.

Words

Machine States

See Section 13.3, FILL Instructions Timing.

Status Bits N Unaffected

1

- C Unaffected
- Z Unaffected
- V 1 if a window violation occurs, 0 otherwise. Unaffected if window clipping is not enabled.

### **Examples** These FILL examples use the following implied operand setup.

| Register File | B:           | I/O Registe | ers:                  |
|---------------|--------------|-------------|-----------------------|
| DADDR (B2)    | = >0052 0007 | CONVDP      | = >0017               |
| DPTCH (B3)    | = >0000 0100 | PSIZE       | = >0004               |
| OFFSET (B4)   | = >0001 0000 | PMASK       | = >0000               |
| WSTART (B5)   | = >0030 000C | CONTROL     | = >0000               |
| WEND (B6)     | = >0053 0014 |             | (W=00, T=0, PP=00000) |
| DYDX (B7)     | = >0003 0012 |             |                       |
| COLORI (B9)   | = >FFFF FFFF |             |                       |

Assume that memory contains the following values before instruction execution.

| Linear<br>Address | Data                                                   |
|-------------------|--------------------------------------------------------|
| >15200            | >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC |
| >15300            | >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC |
| >15400            | >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC |

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory contains the following values:

| Linear<br>Address | Data                                                   |
|-------------------|--------------------------------------------------------|
| >15200            | >3210, >F654, >FFFF, >FFFF, >FFFF, >FFFF, >BA9F, >FEDC |
| >15300            | >3210, >F654, >FFFF, >FFFF, >FFFF, >FFFF, >BA9F, >FEDC |
| >15400            | >3210, >F654, >FFFF, >FFFF, >FFFF, >FFFF, >BA9F, >FEDC |

#### Fill Array with Processed Pixels - XY FILL FILL

|           | XY Addressing<br>X Address                                                                                                                                         |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | Y 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1                                                                                                                            |
|           | d 52 0123456FFFFFFFFFFFFFFFFFFFFFFBABCDEF                                                                                                                          |
|           | r 53 0123456FFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF                                                                                                                   |
|           | e<br>s 54 0123456FFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF<br>s                                                                                                             |
| Example 2 | This example uses the (D XOR S) $\rightarrow$ D pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >2800 (T=0, W=00, PF=01010). |
|           | After instruction execution, memory contains the following values:                                                                                                 |
|           | X Address                                                                                                                                                          |
|           | Y 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                          |
|           | A<br>d 52 0 1 2 3 4 5 6 8 7 6 5 4 3 2 1 0 F E D C B A 9 8 7 9 A B C D E F                                                                                          |
|           | d 52 0123456876543210FEDCBA9879ABCDEF<br>d                                                                                                                         |
|           | r 53 0123456876543210FEDCBA9879ABCDEF                                                                                                                              |
|           | e<br>s 54 0123456876543210FEDCBA9879ABCDEF<br>s                                                                                                                    |
| Example 3 | This example uses transparency, the (D subs S) $\rightarrow$ D pixel processing op-                                                                                |
|           | eration. Before instruction execution, COLOR1 = >888888888, PMASK = >0000, and CONTROL = >4C20 (T=1, W=00, PP=10011).                                              |
|           | After instruction execution, memory contains the following values:                                                                                                 |
|           | X Address                                                                                                                                                          |
|           | Y 000000000000000011111111111111111<br>0123456789ABCDEF0123456789ABCDEF                                                                                            |
|           | A                                                                                                                                                                  |
|           | d 52 01234567812345670123456789ABCDEF<br>d                                                                                                                         |
|           | r 53 01234567812345670123456789ABCDEF                                                                                                                              |
|           | e<br>s 54 01234567812345670123456789ABCDEF                                                                                                                         |
|           | s                                                                                                                                                                  |

**Example 4** This example uses window operation 3; the destination is clipped. Before instruction execution, PMASK = >0000 and CONTROL = >00C0 (T=0, W=11, PP=00000).

After instruction execution, memory contains the following values:

X Address Y 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 4 1 1 1 1 4 1 4 1 1 4 4 4 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F A 5 2 0 1 2 3 4 5 6 7 8 9 A B F F F F F F F F F F F F 5 6 7 8 9 A B C D E F 5 5 5 4 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1

**Example 5** This example uses plane masking; the most significant bit is masked. Before instruction execution, PMASK = >8888 and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory contains the following values:

 X Address

 Y
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 <th1</th>
 1
 1
 1</th

#### Get Program Counter into Register GETPC GETPC

| Syntax            | GETPC < <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | $(PC') \rightarrow Rd$                                                                                                                                                                                                                                                                                                                                                                                                      |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       0       0       1       0       1       0       R       Rd                                                                                                                                                                                                  |
| Description       | GETPC increments the PC contents by 16 to point past the GETPC in-<br>struction, and copies the value into the destination register. Execution<br>continues with the next instruction. This instruction can be used with the<br>EXGPC and JUMP instructions for quick call on jump operations. GETPC<br>can be used to access relocatable data areas whose position relative to the<br>code area is known at assembly time. |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                          |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | PC         A1           GETPC A1         >0000 1BD0         >0000 1BE0           GETPC A1         >0000 1C10         >0000 1C20                                                                                                                                                                                                                                                                                             |

| GETST             | Get Sta                                                                                       | <u>tus Regi</u>                | ster int    | to Reg                  | ister          |        | GE         | <u>rst</u> |
|-------------------|-----------------------------------------------------------------------------------------------|--------------------------------|-------------|-------------------------|----------------|--------|------------|------------|
|                   |                                                                                               |                                |             |                         |                |        |            |            |
| Syntax            | GETST <rd< th=""><th>&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th></rd<>    | >                              |             |                         |                |        |            |            |
| Execution         | $(ST) \rightarrow Rd$                                                                         |                                |             |                         |                |        |            |            |
| Encoding          |                                                                                               | 12 11 10                       | 9 8         | 76                      | 54             | 3      | 2 1        | 0          |
|                   | 0 0 0                                                                                         | 0 0 0                          | 0 1         | 1 0                     | 0 R            |        | Rd         |            |
| Description       | GETST copies t<br>ter.                                                                        | the contents of                | of the stat | us registe              | er into t      | he des | tination r | egis-      |
|                   | <u>3130 29 28 27 26</u>                                                                       |                                | 19 18 17 18 |                         |                |        |            | <u> </u>   |
|                   | N C Z V Res                                                                                   | P<br>B<br>Rest<br>E            | Reserv      | ed .                    | F<br>E F8<br>1 | 51 E   | F60        |            |
|                   |                                                                                               |                                | Status R    | legister                |                |        |            |            |
| Words             | 1                                                                                             |                                |             |                         |                |        |            |            |
| Machine<br>States | 1,4                                                                                           |                                |             |                         |                |        |            |            |
| Status Bits       | <ul><li>N Unaffected</li><li>C Unaffected</li><li>Z Unaffected</li><li>V Unaffected</li></ul> |                                |             |                         |                |        |            |            |
| Examples          | <u>Code</u>                                                                                   | Before                         | E           | fter                    |                |        |            |            |
|                   | GETST A1<br>GETST A1                                                                          | PC<br>>2020 0010<br>>0000 0010 | ) >2        | 1<br>020 001<br>000 001 |                |        |            |            |

.

### INC

Increment Register

INC

| Syntax            | INC <rd></rd>                                  |                                                                                                                                                                    |                       |                      |                                                     |                          |                                      |   |   |                |   |
|-------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------------------------------------|--------------------------|--------------------------------------|---|---|----------------|---|
| Execution         | (Rd) + 1 →                                     | Rd                                                                                                                                                                 |                       |                      |                                                     |                          |                                      |   |   |                |   |
| Encoding          | 15 14 13                                       | 12 11                                                                                                                                                              | 10 9                  | 8                    | 76                                                  | 5                        | 4                                    | 3 | 2 | 1              | 0 |
|                   | 0 0 0                                          | 1 0                                                                                                                                                                | 0 0                   | 0                    | 0 0                                                 | ) 1                      | R                                    |   | R | d              |   |
| Description       | in the destir                                  | INC adds 1 to the contents of the destination register and stores the result in the destination register. This instruction is an alternate mnemonic for ADDK 1,Rd. |                       |                      |                                                     |                          |                                      |   |   | esult<br>c for |   |
|                   |                                                | Multiple-precision arithmetic can be accomplished by using this instruction in conjunction with the ADDC instruction.                                              |                       |                      |                                                     |                          |                                      |   |   |                |   |
| Words             | 1                                              |                                                                                                                                                                    |                       |                      |                                                     |                          |                                      |   |   |                |   |
| Machine<br>States | 1,4                                            |                                                                                                                                                                    |                       |                      |                                                     |                          |                                      |   |   |                |   |
| Status Bits       | C 1 if there<br>Z 1 if the                     | esult is ne<br>e is a carry<br>esult is 0,<br>e is an ove                                                                                                          | , 0 other<br>0 otherv | wise.<br>vise.       |                                                     |                          |                                      |   |   |                |   |
| Examples          | <u>Code</u>                                    | Before                                                                                                                                                             | <u> </u>              | <u>Aft</u>           | er                                                  |                          |                                      |   |   |                |   |
|                   | INC A1<br>INC A1<br>INC A1<br>INC A1<br>INC A1 | A1<br>>0000 0<br>>0000 0<br>>FFFF F<br>>FFFF F<br>>7FFF F                                                                                                          | 00F<br>FFF<br>FFE     | >000<br>>000<br>>FFF | 00 0001<br>00 001 (<br>00 000(<br>FF FFF<br>00 000( | 00<br>000<br>001<br>- 10 | 2V<br>000<br>000<br>10<br>000<br>001 |   |   |                |   |

## JAcc Jump Absolute Conditional

0

| Syntax    | JA            | cc                                                                                                               | <add< th=""><th>fress</th><th>&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></add<> | fress | >  |    |    |   |   |   |   |   |   |   |   |
|-----------|---------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|----|---|---|---|---|---|---|---|---|
| Execution |               | If condition <i>true</i> , then Address $\rightarrow$ PC If condition <i>false</i> , then go to next instruction |                                                                                                                                          |       |    |    |    |   |   |   |   |   |   |   |   |
| Encoding  | 15            | 14                                                                                                               | 13                                                                                                                                       | 12    | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|           | 1             | 1                                                                                                                | 0                                                                                                                                        | 0     |    | Co | de |   | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
|           | Address (LSW) |                                                                                                                  |                                                                                                                                          |       |    |    |    |   |   |   |   |   |   |   |   |
|           | Address (MSW) |                                                                                                                  |                                                                                                                                          |       |    |    |    |   |   |   |   |   |   |   |   |
|           | <u> </u>      |                                                                                                                  | · · · ·                                                                                                                                  |       |    |    |    |   |   |   |   |   |   |   |   |

**Operands** cc is a condition mnemonic such as UC, LO, etc. (see condition codes table).

Address is a 32-bit absolute address.

Fields Code is a 4-bit digit (see condition codes table below).

**Description** If the specified condition is **true**, jump to the address contained in the two words of extension and continue execution from that point. If the specified condition is **false**, continue execution at the next sequential instruction. Note that the lower four bits of the program counter are set to 0 (word aligned). These instructions are usually used in conjunction with the CMP and CMPI instructions. The JAV and JANV instructions can also be used to detect window violations or CPW status.

| Condition<br>Codes | Mnemonic <sup>†</sup>                 | Code             | Condition             | Status Bits                                                                                                                                                  |  |  |  |  |  |  |
|--------------------|---------------------------------------|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                    | JAUC                                  | 0000             | Unconditional         | No conditions                                                                                                                                                |  |  |  |  |  |  |
|                    | · · · · · · · · · · · · · · · · · · · | Unsigned Compare |                       |                                                                                                                                                              |  |  |  |  |  |  |
|                    | JALO (JAC)                            | 1000             | Lower than            | С                                                                                                                                                            |  |  |  |  |  |  |
|                    | JALS                                  | 0010             | Lower or same         | C + Z                                                                                                                                                        |  |  |  |  |  |  |
|                    | JAHI                                  | 0011             | Higher than           | <u></u> <u></u> <i>¯</i> C · <u></u> |  |  |  |  |  |  |
|                    | JAHS (JANC)                           | 1001             | Higher or same        | <u></u>                                                                                                                                                      |  |  |  |  |  |  |
|                    | JAEQ (JAZ)                            | 1010             | Equal                 | Z                                                                                                                                                            |  |  |  |  |  |  |
|                    | JANE (JANZ)                           | 1011             | Not equal             | Ī                                                                                                                                                            |  |  |  |  |  |  |
|                    |                                       | Signed Compare   |                       |                                                                                                                                                              |  |  |  |  |  |  |
|                    | JALT                                  | 0100             | Less than             | $(N \cdot \overline{V}) + (\overline{N} \cdot V)$                                                                                                            |  |  |  |  |  |  |
|                    | JALE                                  | 0110             | Less than or equal    | $(N \cdot \overline{V}) + (\overline{N} \cdot V) + Z$                                                                                                        |  |  |  |  |  |  |
|                    | JAGT                                  | 0111             | Greater than          | $(N \cdot V \cdot \overline{Z}) + (\overline{N} \cdot \overline{V} \cdot \overline{Z})$                                                                      |  |  |  |  |  |  |
|                    | JAGE                                  | 0101             | Greater than or equal | $(N \cdot V) + (\overline{N} \cdot \overline{V})$                                                                                                            |  |  |  |  |  |  |
|                    | JAEQ (JAZ)                            | 1010             | Equal                 | Z                                                                                                                                                            |  |  |  |  |  |  |
|                    | JANE (JANZ)                           | 1011             | Not equal             | Ž                                                                                                                                                            |  |  |  |  |  |  |
|                    |                                       | Compare to Zero  |                       |                                                                                                                                                              |  |  |  |  |  |  |
|                    | JAZ                                   | 1010             | Zero                  | Z                                                                                                                                                            |  |  |  |  |  |  |
|                    | JANZ                                  | 1011             | Nonzero               | Ž                                                                                                                                                            |  |  |  |  |  |  |
|                    | JAP                                   | 0001             | Positive              | <u>N</u> ·Z                                                                                                                                                  |  |  |  |  |  |  |
|                    | JAN                                   | 1110             | Negative              | N                                                                                                                                                            |  |  |  |  |  |  |
|                    | JANN                                  | 1111             | Nonnegative           | N                                                                                                                                                            |  |  |  |  |  |  |

### **Condition Codes**

| Mnemonic <sup>†</sup> | Code | Condition          | Status Bits |
|-----------------------|------|--------------------|-------------|
|                       |      | General Arithmetic |             |
| JAZ                   | 1010 | Zero               | Z           |
| JANZ                  | 1011 | Nonzero            | Z           |
| JAC                   | 1000 | Carry              | С           |
| JANC                  | 1001 | No carry           | C           |
| JAB (JAC)             | 1000 | Borrow             | C           |
| JANB (JANC)           | 1001 | No borrow          | Ē           |
| JAV‡                  | 1100 | Overflow           | V           |
| JANV <sup>‡</sup>     | 1101 | No overflow        | ⊽           |

<sup>†</sup> Jump instructions in parentheses indicate equivalent instructions

<sup>‡</sup> Also window clipping

+ Logical OR

- Logical AND

Logical NOT

3

Ν

Words

### Machine

|     | (Jump)<br>(No jump) |
|-----|---------------------|
| 4,7 | (No Jump)           |

### Status Bits

| С | Ur | naffe | cte | d |
|---|----|-------|-----|---|
| _ |    |       |     |   |

Unaffected Ζ V

Unaffected

Unaffected

| Examples | <u>Code</u> | Flags for Branc |         | anch  | <u>Code</u> |      | <u>Flags for Bra</u> |       | anch |
|----------|-------------|-----------------|---------|-------|-------------|------|----------------------|-------|------|
|          |             | NCZV            | NCZ V   | NCZ V |             |      | NCZ V                | NCZ V | NCZV |
|          | JAUC HERI   | XXXX            |         |       | JAV         | HERE | xxx1                 |       |      |
|          | JAP HERI    | 0x0x            |         |       | JANZ        | HERE | xx0x                 |       |      |
|          | JALS HERE   | xx1x            | x1xx    |       | JANN        | HERE | 0xxx                 |       |      |
|          | JAHI HERI   | x00x            |         |       | JANV        | HERE | xxx0                 |       |      |
|          | JALT HERI   | 0xx1            | 1 x x 0 |       | JAN         | HERE | 1xxx                 |       |      |
|          | JAGE HERI   | 0xx0            | 1xx1    |       | JAB         | HERE | x1xx                 |       |      |
|          | JALE HERI   | 0xx1            | 1xx0    | xx1x  | JANB        | HERE | x0xx                 |       |      |
|          | JAGT HERE   | 0x00            | 1x01    |       | JALO        | HERE | x1xx                 |       |      |
|          | JAC HERI    | x1xx            |         |       | JAHS        | HERE | x00x                 | xx1x  |      |
|          | JANC HERI   | x0xx            |         |       | JANE        | HERE | xx0x                 |       |      |
|          | JAZ HERI    | xx1x            |         |       | JAEQ        | HERE | xx1x                 |       |      |

### Note:

The TMS34010 assembler will take the jump when any one or more of the Flags for Branch listed above are set as indicated.

## JRcc Jump Relative Conditional - ±127 Words

JRcc

**Execution** If condition *True* then Displacement + (PC')  $\rightarrow$  PC If condition *False* then go to next instruction

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4     | 3     | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|----|---|---|---|---|-------|-------|---|---|---|
|          | 1  | 1  | 0  | 0  |    | co | de |   |   |   | D | ispla | cemer | t |   |   |

**Operands** cc is a condition mnemonic such as UC, LO, etc. (see condition codes table).

Address is a 32-bit relative address, ±127 words (excluding 0).

Fields Code is a 4-bit digit (see condition codes table below).

**Description** If the condition specified is **true**, then jump to the location at the address specified by the sum of the next instruction address (PC') and the signed word displacement. If the specified condition is **false**, then continue execution at the next sequential instruction.

The displacement is the number of words relative to the PC and is computed by the assembler as (Address - PC')/16. The assembler will use this opcode if the address in the range -127 to 127 words (except for 0). If the displacement is outside the legal range, the assembler will automatically use the longer JRcc instruction. If the displacement is 0, the assembler will automatically substitute a NOP opcode instead. The assembler will not accept an address which is externally defined or an address which is relative to a different section than the PC. Note that the four LSBs of the program counter are always 0 (word aligned).

These instructions are usually used in conjunction with the CMP and CMPI instructions. The JRV and JRNV instructions can also be used to detect window violations or CPW status.

| Codes |             |      | Condition             | Status Bits                                                                             |
|-------|-------------|------|-----------------------|-----------------------------------------------------------------------------------------|
|       | JRUC        | 0000 | Unconditional         | No conditions                                                                           |
|       |             |      | Unsigned Compare      | )                                                                                       |
|       | JRLO (JRC)  | 1000 | Lower than            | С                                                                                       |
|       | JRLS        | 0010 | Lower or same         | C + Z                                                                                   |
|       | JRHI        | 0011 | Higher than           | ੮੶ਸ਼                                                                                    |
|       | JRHS (JRNC) | 1001 | Higher or same        | <u>7</u>                                                                                |
|       | JREQ (JRZ)  | 1010 | Equal                 | Z                                                                                       |
|       | JRNE (JRNZ) | 1011 | Not equal             | Z                                                                                       |
|       |             | _    | Signed Compare        |                                                                                         |
|       | JRLT        | 0100 | Less than             | $(N \cdot \overline{V}) + (\overline{N} \cdot V)$                                       |
|       | JRLE        | 0110 | Less than or equal    | $(N \cdot \overline{V}) + (\overline{N} \cdot V) + Z$                                   |
|       | JRGT        | 0111 | Greater than          | $(N \cdot V \cdot \overline{Z}) + (\overline{N} \cdot \overline{V} \cdot \overline{Z})$ |
|       | JRGE        | 0101 | Greater than or equal | $(N \cdot V) + (\overline{N} \cdot \overline{V})$                                       |
|       | JREQ (JRZ)  | 1010 | Equal                 | Z                                                                                       |
|       | JRNE (JRNZ) | 1011 | Not equal             | Ź                                                                                       |

#### 12-82

Condition

### JRcc

## Condition Codes

(continued)

| Mnemonic <sup>†</sup> | Code | Condition          | Status Bits         |
|-----------------------|------|--------------------|---------------------|
|                       |      | Compare to Zero    |                     |
| JRZ                   | 1010 | Zero               | Z                   |
| JRNZ                  | 1011 | Nonzero            | Z                   |
| JRP                   | 0001 | Positive           | Ñ·Ż                 |
| JRN                   | 1110 | Negative           | N                   |
| JRNN                  | 1111 | Nonnegative        | Ň                   |
|                       |      | General Arithmetic |                     |
| JRZ                   | 1010 | Zero               | Z                   |
| JRNZ                  | 1011 | Nonzero            | Ž                   |
| JRC                   | 1000 | Carry              | С                   |
| JRNC                  | 1001 | No carry           | C                   |
| JRB (JRC)             | 1000 | Borrow             | С                   |
| JRNB (JRNC)           | 1001 | No borrow          | Ē                   |
| JRV‡                  | 1100 | Overflow           | V                   |
| JRNV <sup>‡</sup>     | 1101 | No overflow        | $\overline{\nabla}$ |

<sup>†</sup> Jump instructions in parentheses indicate equivalent instructions

<sup>‡</sup> Also window

+ Logical OR

- Logical AND Logical NOT

Words

#### Machine States

| ates | 2,5 | (Jump)    |
|------|-----|-----------|
|      | 1,4 | (No jump) |

1

Status Bits N Unaffected C Unaffected Z Unaffected V Unaffected

| Examples | <u>Code</u>                                                  | Flags for Br                                                                                          | anch  | Code                              |                              | <u>Flags</u>                                         | for Bra | inch |
|----------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-----------------------------------|------------------------------|------------------------------------------------------|---------|------|
| Examples | JRUC HERE<br>JRP HERE<br>JRLS HERE<br>JRHI HERE<br>JRLT HERE | NCZV         NCZV           xxxx         0x0x           xx1x         x1xx           x00x         0xx1 | NCZ V | JRC<br>JRNC<br>JRZ<br>JRNZ<br>JRV | HERE<br>HERE<br>HERE<br>HERE | NCZV<br>x1xx<br>x0xx<br>xx1x<br>xx0x<br>xx0x<br>xxx1 | NCZV    | NCZV |
|          | JRGE HERE<br>JRLE HERE<br>JRGT HERE                          | 0xx0 1xx1<br>0xx1 1xx0<br>0x00 1x01                                                                   | xx1x  | JRNV<br>JRN<br>JRNN               | HERE<br>HERE<br>HERE         | xxx0<br>1xxx<br>0xxx                                 |         |      |

### Note:

The TMS34010 assembler will take the jump when any one or more of the *Flags for Branch* listed above are set as indicated.

## JRcc Jump Relative Conditional - <u>+32K Words</u>

JRcc

**Execution** If condition *True* then Address  $\rightarrow$  PC If condition *False* then go to next instruction

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|----|-------|------|----|---|---|---|---|---|---|
|          | 1  | 1  | 0  | 0  |    | co | de |       | 0    | 0  | 0 | 0 | 0 | 0 | 0 | 0 |
|          |    |    |    |    |    |    | D  | ispla | ceme | nt |   |   |   |   |   |   |

**Operands** cc is a condition mnemonic such as UC, LO, etc. (see condition codes table).

Address is a 32-bit relative address, ±32K words (excluding 0).

Fields Code is a 4-bit digit (see condition codes table below).

**Description** If the specified condition is true, then jump to the location at the address specified by the sum of the next instruction address (PC') and the signed word displacement. If the specified condition is false, then continue execution at the next sequential instruction.

The displacement is the number of words relative to the PC and is computed by the assembler as (Address - PC')/16. The assembler will use this opcode if the displacement is in the range -32,768 to 32,767 words (except for 0). If the displacement is 0, the assembler will automatically substitute a NOP opcode instead. If the address is out of range, the assembler will use the JAcc instruction instead. The assembler will not accept an address which cannot be resolved at assembly time, that is, an address which is externally defined or which is relative to a different section than the current PC. Note that the four LSBs of the program counter are always 0 (word aligned).

These instructions are usually used in conjunction with the CMP and CMPI instructions. The JRV and JRNV instructions can also be used to detect window violations or CPW status.

| Mnemonic <sup>†</sup> | Code | Condition             | Status Bits                                                                             |
|-----------------------|------|-----------------------|-----------------------------------------------------------------------------------------|
| JRUC                  | 0000 | Unconditional         | No conditions                                                                           |
|                       |      | Unsigned Compare      | )                                                                                       |
| JRLO (JRC)            | 1000 | Lower than            | C                                                                                       |
| JRLS                  | 0010 | Lower or same         | C + Z                                                                                   |
| JRHI                  | 0011 | Higher than           | <u>C</u> ·Z                                                                             |
| JRHS (JRNC)           | 1001 | Higher or same        | <u></u>                                                                                 |
| JREQ (JRZ)            | 1010 | Equal                 | Z                                                                                       |
| JRNE (JRNZ)           | 1011 | Not equal             | Z                                                                                       |
|                       |      | Signed Compare        |                                                                                         |
| JRLT                  | 0100 | Less than             | $(\mathbf{N}\cdot\overline{\mathbf{V}})$ + $(\overline{\mathbf{N}}\cdot\mathbf{V})$     |
| JRLE                  | 0110 | Less than or equal    | $(N \cdot \overline{V}) + (\overline{N} \cdot V) + Z$                                   |
| JRGT                  | 0111 | Greater than          | $(N \cdot V \cdot \overline{Z}) + (\overline{N} \cdot \overline{V} \cdot \overline{Z})$ |
| JRGE                  | 0101 | Greater than or equal | $(N \cdot V) + (\overline{N} \cdot \overline{V})$                                       |
| JREQ (JRZ)            | 1010 | Equal                 | Z                                                                                       |
| JRNE (JRNZ)           | 1011 | Not equal             | Z                                                                                       |

#### Condition Codes

### **Condition Codes**

(continued)

| Mnemonic <sup>†</sup> | Code Condition |                    | Status Bits |  |  |
|-----------------------|----------------|--------------------|-------------|--|--|
| Compare to Zero       |                |                    |             |  |  |
| JRZ                   | 1010           | Zero               | Z           |  |  |
| JRNZ                  | 1011           | Nonzero            | Z           |  |  |
| JRP                   | 0001           | Positive           | Ν·Ζ         |  |  |
| JRN                   | 1110           | Negative           | N           |  |  |
| JRNN                  | 1111           | Nonnegative        | Ñ           |  |  |
|                       |                | General Arithmetic |             |  |  |
| JRZ                   | 1010           | Zero               | Z           |  |  |
| JRNZ                  | 1011           | Nonzero            | Z           |  |  |
| JRC                   | 1000           | Carry              | С           |  |  |
| JRNC                  | 1001           | No carry           | C           |  |  |
| JRB (JRC)             | 1000           | Borrow             | С           |  |  |
| JRNB (JRNC)           | 1001           | No borrow          | C           |  |  |
| JRV <sup>‡</sup>      | 1100           | Overflow           | V           |  |  |
| JRNV <sup>‡</sup>     | 1101           | No overflow V      |             |  |  |

<sup>†</sup> Jump instructions in parentheses indicate equivalent instructions

<sup>‡</sup> Also window clipping

+ Logical OR

Logical AND

Logical NOT

#### Words

#### Machine States

| 3,6 | (Jump)    |
|-----|-----------|
| 2,5 | (No jump) |

2

| Status Bits | Ν | Unaffected |
|-------------|---|------------|
|             | С | Unaffected |
|             | Z | Unaffected |
|             | v | Unaffected |

| Examples | <u>Code</u> | ode  |        | Flags for Branch |      | <u>Code</u> |      | Flags for Branch |      |      |
|----------|-------------|------|--------|------------------|------|-------------|------|------------------|------|------|
|          |             |      | NCZV   | NCZV             | NCZV |             |      | NCZV             | NCZV | NCZV |
|          | JRUC        | HERE | XXXX   |                  |      | JRZ         | HERE | xx1x             |      |      |
|          | JRP         | HERE | 0x0x   |                  |      | JRNZ        | HERE | xx0x             |      |      |
|          | JRLS        | HERE | xx1x   | x1xx             |      | JRV         | HERE | xxx1             |      |      |
|          | JRHI        | HERE | x 00 x |                  |      | JRNV        | HERE | xxx0             |      |      |
|          | JRLT        | HERE | 0x x 1 | 1 x x 0          |      | JRN         | HERE | 1xxx             |      |      |
|          | JRGE        | HERE | 0xx0   | 1xx1             |      | JRNN        | HERE | 0xxx             |      |      |
|          | JRLE        | HERE | 0xx1   | 1xx0             | xx1x | JRB         | HERE | x1xx             |      |      |
|          | JRGT        | HERE | 0x00   | 1x01             |      | JRNB        | HERE | x0xx             |      |      |
|          | JRC         | HERE | x1xx   |                  |      | JRLO        | HERE | x1xx             |      |      |
|          | JRNC        | HERE | x0×x   |                  |      | JRHS        | HERE | x00x             | xx1x |      |

#### Note:

The TMS34010 assembler will take the jump when any one or more of the *Flags for Branch* listed above are set as indicated.

## JUMP

Jump Indirect

JUMP

| _                 |                                                                                                   |                                          |              |                                        |          |                                      |          |         |   |
|-------------------|---------------------------------------------------------------------------------------------------|------------------------------------------|--------------|----------------------------------------|----------|--------------------------------------|----------|---------|---|
| Syntax            | JUMP <r< th=""><th>s&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></r<> | s>                                       |              |                                        |          |                                      |          |         |   |
| Execution         | $(Rs) \rightarrow PC$                                                                             |                                          |              |                                        |          |                                      |          |         |   |
| Encoding          | 15 14 13                                                                                          | 12 11 1                                  | 09           | 87                                     | 65       | 4                                    | 32       | 1       | 0 |
|                   | 0 0 0                                                                                             | 0 0                                      | 0 0          | 1 0                                    | 1 1      | R                                    |          | Rs      |   |
| Operands          | <b>Rs</b> contains                                                                                | the new P                                | C value.     |                                        |          |                                      |          |         |   |
| Description       | JUMP jumps<br>TMS34010 se<br>This instructions.                                                   | ets the four                             | LSBs of      | the prog                               | ram cour | iter to                              | 0 (word  | l aligr |   |
| Words             | 1                                                                                                 |                                          |              |                                        |          |                                      |          |         |   |
| Machine<br>States | 2,5                                                                                               |                                          |              |                                        |          |                                      |          |         |   |
| Status Bits       | <ul> <li>N Unaffecte</li> <li>C Unaffecte</li> <li>Z Unaffecte</li> <li>V Unaffecte</li> </ul>    | ed<br>ed                                 |              |                                        |          |                                      |          |         |   |
| Examples          | Code                                                                                              | Before                                   |              |                                        |          | <u>Afte</u>                          | <u>r</u> |         |   |
|                   | JUMP A1<br>JUMP A1<br>JUMP A1                                                                     | A1<br>>0000 1 E<br>>0000 1 E<br>>FFFF FF | EO ><br>E5 > | PC<br>0055 555<br>0055 555<br>0055 555 | 50 :     | <b>PC</b><br>>0000<br>>0000<br>>FFFF | 1 EEO    |         |   |

## LINE Line Draw with XY Addressing

| Syntax    | LINE {0,1}                                                                                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution | The two execution algorithms for the LINE instruction are explained below. These algorithms are similar, varying only in their treatment of $d=0$ . |
| Encoding  | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                               |
|           |                                                                                                                                                     |
| Operands  | <ul> <li>Z is the algorithm select bit:</li> <li>Z=0 selects algorithm 0.</li> </ul>                                                                |

Z=1 selects algorithm 1.

Description LINE performs the inner loop of Bresenham's line-drawing algorithm. This type of line draw plots a series of points  $(x_i, y_i)$  either diagonally or laterally with respect to the previous point. Movement from pixel to pixel always proceeds in a dominant direction. The algorithm may or may not also increment in the direction with the smaller dimension (this produces a diagonal movement). Two XY-format registers supply the XY increment values for the two possible movements. The LINE instruction maintains a decision variable, d, that acts as an error term, controlling movement in either the dominant or diagonal direction. The algorithm operates in one of two modes, depending on how the condition d=0 is treated. During LINE execution, some portion of a line  $[(x_0,y_0)(x_1,y_1)]$  will be drawn. The line is drawn so that the axis with the largest extent has dimension a and the axis with the least extent has dimension b. Thus, a is the larger (in absolute terms) of  $y_1 - y_0$  or  $x_1 - x_0$  and b is the smaller of the two. This means that  $a \ge b \ge 0$ .

The following values must be supplied to draw a line from  $(x_0,y_0)$  to  $(x_1,y_1)$ :

- 1) Set the XY pointer  $(x_i, y_i)$  in the DADDR register to the initial value of  $(x_0, y_0)$ .
- 2) Use the line endpoints to determine the major and minor dimensions (*a* and *b*, respectively) for the line draw; then set the DYDX register to this value (*b*:*a*).
- Place the signed XY increment for a movement in the diagonal (or minor) direction (d ≥ 0 for Z=0, d > 0 for Z=1) in the INC1 register.
- Place the signed XY increment for a movement in the dominant (or major) direction (d < 0 for Z=0, d ≤ 0 for Z=1) in the INC2 register.</li>
- 5) Set the initial value of the decision variable in register B0 to 2b a.
- 6) Set the initial count value in the COUNT register to a + 1.
- 7) Set the LINE color in the COLOR1 register.
- 8) Set the PATTRN register to all 1s.

The LINE instruction may use one of two algorithms, depending on the value of  $\mathbf{Z}$ .

Algorithm 0 (Z=0):

While COUNT > 0 Draw the next pixel If  $d \ge 0$  d = d + 2b - 2aPOINTER = POINTER + INC1 Else d = d + 2b; POINTER = POINTER + INC2

Algorithm 1 (Z=1):

While COUNT > 0 Draw the next pixel If d > 0 d = d + 2b - 2aPOINTER = POINTER + INC1 Else d = d + 2b; POINTER = POINTER + INC2

Implied Operands

| B File Registers |         |                                                                                               |                                                  |  |  |
|------------------|---------|-----------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|
| Register         | Name    | Format                                                                                        | Description                                      |  |  |
| B0†              | SADDR   | Integer                                                                                       | Decision variable, d                             |  |  |
| B2†              | DADDR   | XY                                                                                            | Starting point $(y_i:x_i)$ , usually $(y_0:x_0)$ |  |  |
| B4               | OFFSET  | Linear                                                                                        | Screen origin (0,0)                              |  |  |
| B5               | WSTART  | XY                                                                                            | Window starting corner                           |  |  |
| B6               | WEND    | XY                                                                                            | Window ending corner                             |  |  |
| B7               | DYDX    | XY                                                                                            | <i>b</i> : <i>a</i> minor :major line dimensions |  |  |
| B9               | COLOR1  | Pixel                                                                                         | Pixel color to be replicated                     |  |  |
| B10†             | COUNT   | Integer                                                                                       | Loop count                                       |  |  |
| B11              | INC1    | XY                                                                                            | Minor axis (diagonal) increment, INC1            |  |  |
| B12              | INC2    | XY                                                                                            | Major axis (dominant) increment, INC2            |  |  |
| B13†             | PATTRN  | Pattern                                                                                       | Future pattern register, must be set to all 1s   |  |  |
| B15              | ТЕМР    | -                                                                                             | Temporary register                               |  |  |
|                  |         | I/O I                                                                                         | Registers                                        |  |  |
| Address          | Name    | D                                                                                             | escription and Elements (Bits)                   |  |  |
| >C00000B0        | CONTROL | PP-Pixel processing operations<br>W - Window clipping operation<br>T - Transparency operation |                                                  |  |  |
| >C0000140        | CONVDP  | XY-to-lin                                                                                     | ear conversion (destination pitch)               |  |  |
| > C0000150       | PSIZE   | Pixel size (1,2,4,8,16)                                                                       |                                                  |  |  |
| >C0000160        | PMASK   | Plane mask – pixel format                                                                     |                                                  |  |  |

<sup>†</sup> These registers are changed by instruction execution

| Pixel<br>Processing | The PP field in the CONTROL I/O register specifies the operation to be applied to the pixel as it is written. There are 22 operations; the default case at reset is the pixel processing <i>replace</i> ( $S \rightarrow D$ ) operation. For more information, see Section 7.7, Pixel Processing, on page 7-15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Window<br>Checking  | Window clipping or pick is selected by setting the W bits in the CONTROL I/O register to the appropriate value. The WSTART and WEND registers define the window in XY-coordinate space.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                     | Options include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                     | <b>0</b> No window clipping. LINE draws the entire line. Neither the WVP or V bit are affected. WSTART and WEND are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                     | 1 Window hit. The instruction calculates points but no pixels are actually drawn. As soon as the pixel to be drawn lies inside the window, the WVP bit is set, the V bit is cleared, and the instruction is aborted. If the line lies entirely outside the window, then the WVP bit is not affected, the V bit in the status is set, and the instruction completes execution.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                     | 2 <i>Clip and set WVP</i> . LINE draws pixels until the pixel to be drawn lies outside the window. At this point, the WVP bit is set, the V bit is set, and the instruction is aborted. If the entire line lies within the window, then the WVP bit is not affected, the V bit is cleared and the instruction completes execution. The initial value of WVP does not affect instruction execution.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                     | <b>3</b> <i>Clip</i> . LINE calculates all the points, but only draws the points that lie inside the window. The V bit tracks the state of the last pixel. If the pixel was outside the window, V is set to 1; otherwise, it is 0. The instruction will traverse the entire line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                     | The default case at reset is no window clipping. For more information, see Section 7.10, Window Checking, on page 7-25.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Transparency        | Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels <i>after</i> it processes the source data. At reset, the default case for transparency is <i>off</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Plane Mask          | The plane mask is enabled for this instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Interrupts          | LINE may be interrupted after every pixel in the line draw except for the last<br>pixel. If the instruction is interrupted, the PC is decremented by 16 to point<br>back to the LINE instruction (the one being executed) before the PC is<br>pushed on the stack. Thus, the LINE instruction will be resumed upon re-<br>turn from the interrupt. In order for the LINE to be resumed correctly, any<br>B-file registers that are modified by the interrupting routine must be re-<br>stored, and the RETI or RETS instruction must be executed. Note that a<br>LINE instruction that is aborted because of window checking options 1 or<br>2 does not decrement the PC before pushing it on the stack. In this case,<br>the LINE is not resumed after returning from the interrupt service routine. |  |  |  |  |  |
| Words               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

| Machine             |                                         |                                                 |                                                                                                            |  |  |  |  |
|---------------------|-----------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|
| States              | See Section 13.6, The LINE Instruction. |                                                 |                                                                                                            |  |  |  |  |
| Status Bits         | C Und<br>Z Und                          | C Undefined<br>Z Undefined                      |                                                                                                            |  |  |  |  |
| Linedraw Coo        | de                                      |                                                 |                                                                                                            |  |  |  |  |
|                     | The follo<br>struction.                 |                                                 | shows setup and execution of the LINE in-                                                                  |  |  |  |  |
|                     | .file<br>.globl<br>.globl               | 'LineDraw'<br>_draw_line<br>_xyorigin           |                                                                                                            |  |  |  |  |
| _draw_line:         | ммтм                                    | SP,B2,B7,B10,B1                                 | L1,B12,B13,B14                                                                                             |  |  |  |  |
|                     | MOVE<br>MOVE<br>MOVE<br>SLL             | A14,B14<br>*-B14,B2,1<br>*-B14,B11,1<br>16,B11  | ; Get starting x<br>; Get starting y                                                                       |  |  |  |  |
|                     | MOVY<br>MOVE<br>MOVE<br>SLL             | B11,B2<br>*-B14,B10,1<br>*-B14,B11,1<br>16,B11  | ; B2 = (y0,x0)<br>; Get ending x<br>; Get ending y                                                         |  |  |  |  |
|                     | MOVY<br>MOVE                            | B11,B10<br>B14,A14                              | ; $B10 \doteq (y1, x1)$                                                                                    |  |  |  |  |
|                     | MOVE<br>ADDXY<br>ADDXY                  | @_xyorigin,B11,<br>B11,B2<br>B11,B10            | 1<br>; Add viewport offset<br>; Add viewport offset                                                        |  |  |  |  |
| draw_line:          | CLR<br>SUBXY<br>JRZ<br>JRN<br>JRNC      | B7<br>B2,B10<br>horiz_line<br>vert_line<br>bpos | <pre>; Draw line from (y0,x0) to (y1,x1) ; B2 = (y0,x0), B10 = (y1,x1) ; B10 = (y1-y0,x1-x0) = (b,a)</pre> |  |  |  |  |
| bneg_ane <b>g:</b>  | JRNV<br>SUBXY<br>MOVI<br>JRUC           | bneg_apos<br>B10,B7<br>-1,B11<br>cmp_b_a        | ; B7 = ( b , a )<br>; B11 = (-1,-1)                                                                        |  |  |  |  |
| bneg_apos:          | SUBXY<br>MOVX<br>MOVI<br>JRUC           | B10,B7<br>B10,B7<br>>FFFF0001,B11<br>cmp_b_a    | ; B7 = ( b , a )<br>; B11 = (-1,1)                                                                         |  |  |  |  |
| bpos:<br>bpos_aneg: | JRNV<br>SUBXY<br>MOVY<br>MOVI           | >0001FFFF,B11                                   | ; B7 = ( b , a )<br>; B11 = (1,-1)                                                                         |  |  |  |  |
| bpos_apos:          | JRUC<br>MOVE<br>MOVI                    | cmpba<br>B10,B7<br>>00010001,B11                | ; $B7 = ( b ,  a )$<br>; $B11 = (1,1)$                                                                     |  |  |  |  |

4

| cmp_b_a:          | CLR<br>MOVI                                                                                           | B12<br>-1,B13                                                                                                                                | ; B13 = FFFFFFFF (set pattern to<br>; all 1s)                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| a_lt_b:           | MOVE<br>SRL<br>CLR<br>MOVX<br>CMP<br>JRGT<br>MOVE<br>MOVX<br>RL<br>MOVY<br>SLL<br>SUB<br>ADDK<br>MOVE | B7, B0<br>16, B0<br>B10<br>B7, B10<br>B0, B10<br>a_ge_b<br>B0, B10<br>B7, B0<br>16, B7<br>B11, B12<br>1, B0<br>B10, B0<br>1, B10<br>B11, B11 | <pre>; B0 = b ; B10 = a ; a and b swapped ; B0 = 2b - a ; If drawing in +Y direction, use</pre> |
| line0:            | JRN<br>LINE<br>JRUC                                                                                   | line1<br>0<br>done                                                                                                                           | ; LINE 0, otherwise use LINE 1                                                                  |
| a_ge_b:<br>linel: | MOVX<br>SLL<br>SUB<br>MOVE<br>JRNN<br>LINE<br>JRUC                                                    | B11,B12<br>1,B0<br>B10,B0<br>B11,B11<br>line0<br>1<br>done                                                                                   | ; B0 = 2b - a<br>; If drawing in -Y direction, use<br>; LINE 1, otherwise use LINE 0            |
| horiz_line;       | JRN<br>JRNV<br>SUBXY<br>MOVE<br>ADDXY                                                                 | pixel<br>do_fil1<br>B10,B7<br>B7,B10<br>B10,B2                                                                                               | ; Make DX positive<br>; Change start to (y1,x1)                                                 |
| vert_line:        | JRNC<br>NEG<br>ADDXY                                                                                  | do-fill<br>B10<br>B10,B2                                                                                                                     | ; Make DY positive<br>; Change start to (y1,x1)                                                 |
| do_fill:          | MOVE<br>ADDI<br>FILL<br>JRUC                                                                          | B10,B7<br>>10001,B7<br>XY<br>đone                                                                                                            |                                                                                                 |
| pixel:            | DRAV                                                                                                  | B12,B2                                                                                                                                       |                                                                                                 |
| done:             | MMFM<br>RETS                                                                                          | SP,B2,B7,B10,E<br>2                                                                                                                          | 311,B12,B13,B14<br>; Return to calling routine                                                  |

**Example 1** This example draws a line from (3,52) to (19,55). Window checking is off, transparency and the pixel processing replace operation are selected, and plane masking is disabled. Assume the following registers have been loaded with these values:

| B0  | = > FFFF FFF1 | Decision variable $d = 2b - a = -15$               |
|-----|---------------|----------------------------------------------------|
| B2  | = >0052 0003  | DADDR                                              |
| B3  | = >0000 0800  | DPTCH (CONVDP=13)                                  |
| B4  | = >0000 0100  | OFFSET                                             |
| B5  | = >0030 0003  | WSTART                                             |
| B6  | = >0055 0025  | WEND                                               |
| B7  | = >0003 0016  | <i>b</i> : <i>a</i> ; <i>b</i> =3 and <i>a</i> =22 |
| B9  | = >4444 4444  | COLOR1 (color of the line)                         |
| B10 | = >0000 0017  | COUNT (a+1)                                        |
| B11 | = >0001 0001  | Diagonal increment (+1,+1)                         |
| B12 | = >0000 0001  | Nondiagonal increment (0,+1)                       |
| B13 | = >FFFF FFFF  | PATTRŇ (all 1s)                                    |

This line is shown in Figure 12-11, represented by ●s.

Before LINE execution, DADDR contains the first pixel to be drawn. During LINE execution, DADDR is updated so that it always points to the next pixel to be drawn. After this example is completed, DADDR will equal >0055 001A. Register B7 contains the X and Y dimensions of the line. Register B10 indicates the number of pixels that will be drawn; if you want the endpoint to be drawn (in this case, (19,55)), B10 should equal a+1.

B11 contains the XY increment for diagonal moves. You can see the line progressing in a diagonal direction when it moves from (6,52) to (7,53); it is incremented by 1 in both the X and the Y dimensions. B12 contains the XY increment for nondiagonal moves. You can see the line progressing in a nondiagonal direction when it moves from (3,52) to (4,52); it is incremented by 1 in the X dimension.



Figure 12-11. LINE Examples

### LINE

**Example 2** This example draws a line from (19,52) to (3,55). Window checking is off, transparency and the pixel processing replace operation are selected, and plane masking is disabled. Assume the following registers have been loaded with these values:

| B0  | = >FFFF FFF1  | Decision variable $d = 2b - a = -15$               |
|-----|---------------|----------------------------------------------------|
| B2  | = >0052 0019  | DADDR                                              |
| B3  | = >0000 0800  | DPTCH (CONVDP=13)                                  |
| B4  | = >0000 0100  | OFFSET                                             |
| B5  | = >0030 0003  | WSTART                                             |
| B6  | = >0055 0025  | WEND                                               |
| B7  | = >0003 0016  | <i>b</i> : <i>a</i> ; <i>b</i> =3 and <i>a</i> =22 |
| B9  | = >2222 2222  | COLOR1 (color of the line)                         |
| B10 | = >0000 0017  | COUNT (a+1)                                        |
| B11 | = >0001 FFFF  | Diagonal increment (+1,-1)                         |
| B12 | = >0000 FFFF  | Nondiagonal increment (0,-1)                       |
| B13 | = > FFFF FFFF | PATTRŇ (all 1s)                                    |
|     |               |                                                    |

This line is shown in Figure 12-11, represented by Xs.

Before LINE execution, DADDR contains the first pixel to be drawn. During LINE execution, DADDR is updated so that it always points to the next pixel to be drawn. After this example is completed, DADDR will equal  $>0055\ 0002$ . Register B7 contains the X and Y dimensions of the line. Register B10 indicates the number of pixels that will be drawn; if you want the endpoint to be drawn (in this case, (3,55)), B10 should equal a+1.

B11 contains the XY increment for diagonal moves. You can see the line progressing in a diagonal direction when it moves from (F,53) to (E,54); it is decremented by 1 in the X dimension and incremented by 1 in the Y dimension. B12 contains the XY increment for nondiagonal moves. You can see the line progressing in a nondiagonal direction when it moves from (14,53) to (13,53); it is decremented by 1 in the X dimension.

### LMO

Leftmost One

LMO

| Syntax            | LMO < <i>Rs</i> >,<                                                                                                                                                                                             | <rd></rd>                                                                                                                                                                                                                                                                                                                                                                                                                           |                |                                                      |                                                 |                         |              |   |   |   |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------|-------------------------------------------------|-------------------------|--------------|---|---|---|--|
| Execution         | <b>3</b> 1 - (Bit numbe                                                                                                                                                                                         | er of leftmost                                                                                                                                                                                                                                                                                                                                                                                                                      | 1 bit          | in Rs) →                                             | Rd                                              |                         |              |   |   |   |  |
| Encoding          | 15 14 13 1                                                                                                                                                                                                      | 2 11 10                                                                                                                                                                                                                                                                                                                                                                                                                             | 9              | 87                                                   | 65                                              | 4                       | 3            | 2 | 1 | 0 |  |
|                   | 0 1 1                                                                                                                                                                                                           | 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                               | 1              | Rs                                                   |                                                 | R                       | Τ            | R | d |   |  |
| Operands          | Rs is the regis                                                                                                                                                                                                 | ster to be eva                                                                                                                                                                                                                                                                                                                                                                                                                      | luate          | d.                                                   |                                                 |                         |              |   |   |   |  |
| Description       | loads the 1's co<br>five LSBs of the<br>ister are loaded<br>LSB. If there ar                                                                                                                                    | LMO locates the leftmost (most significant) 1 in the source register. It then loads the 1's complement of the <b>bit number</b> of the leftmost-1 bit into the five LSBs of the destination register. The 27 MSBs of the destination register are loaded with 0s. Bit 31 of Rs is the MSB (leftmost) and bit 0 is the LSB. If there are no 1 bits in the source register, then the destination result is 0 and status bit Z is set. |                |                                                      |                                                 |                         |              |   |   |   |  |
|                   | The source register contents can be normalized by following this instruction by executing the RL Rs, Rd instruction, where Rs is the destination register of the LMO instruction and Rd is the source register. |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                                      |                                                 |                         |              |   |   |   |  |
|                   | The source and destination registers must be in the same register file.                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                                      |                                                 |                         |              |   |   |   |  |
| Words             | 1                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                                      |                                                 |                         |              |   |   |   |  |
| Machine<br>States | 1,4                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                                                      |                                                 |                         |              |   |   |   |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the sou</li> <li>V Unaffected</li> </ul>                                                                                                            | rce register c                                                                                                                                                                                                                                                                                                                                                                                                                      | onten          | its are 0, <i>0</i>                                  | otherw                                          | vise.                   |              |   |   |   |  |
| Examples          | Code                                                                                                                                                                                                            | <u>Before</u>                                                                                                                                                                                                                                                                                                                                                                                                                       |                | After                                                |                                                 |                         |              |   |   |   |  |
|                   | LMO A0,A1<br>LMO A0,A1<br>LMO A0,A1<br>LMO A0,A1<br>LMO A0,A1                                                                                                                                                   | A0<br>>0000 000<br>>0000 000<br>>0000 000<br>>0800 000<br>>8000 000                                                                                                                                                                                                                                                                                                                                                                 | 01<br>10<br>00 | NCZV<br>xx1x<br>xx0x<br>xx0x<br>xx0x<br>xx0x<br>xx0x | A1<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000 | ) 001<br>) 001<br>) 000 | F<br>B<br>)4 |   |   |   |  |

### MMFM Move Multiple Registers from Memory MMFM

| Syntax    | MN | ΛFN                                                                                                                                         | 1 < | Rs>, | [ <i><re< i=""></re<></i> | gister | list> | >] |     |   |   |   |   |   |    |   |
|-----------|----|---------------------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------|--------|-------|----|-----|---|---|---|---|---|----|---|
| Execution |    | If Register $n$ in <register list=""> then *Rs+ <math>\rightarrow</math> R<math>n</math><br/>Repeat for <math>n = 0</math> to 15</register> |     |      |                           |        |       |    |     |   |   |   |   |   |    |   |
| Encoding  | 15 | 14                                                                                                                                          | 13  | 12   | 11                        | 10     | 9     | 8  | 7   | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|           | 0  | 0                                                                                                                                           | 0   | 0    | 1                         | 0      | 0     | 1  | 1   | 0 | 1 | R |   | R | ls |   |
|           |    |                                                                                                                                             |     |      |                           |        |       | Ma | ask |   |   |   |   |   |    |   |

**Operands Rs** points to the first location in a block of memory.

**Register list** is a list of registers to be moved (such as A0,A1,A9).

Fields Mask is a binary representation of the register list.

**Description** MMFM loads the contents of a specified list of *either* A or B file registers (not both) from a block of memory. Rs points to the first location in the memory block. Rs and the registers in the list must be in the same register file.

The MMFM and MMTM instructions can be thought of as "stack" instructions for storing and retrieving multiple registers in memory. MMTM stores the registers in memory, using Rs as a "stack pointer." The stack "shrinks" in the direction of increasing linear address, with Rs containing the bit address of the top of the stack. MMFM reverses the action of the MMTM instruction. Rs is postincremented by 32 when popping off the stack. Each register is removed from the stack LSW first, with higher order registers moved first. (The alignment of Rs affects the instruction timing as indicated in **Machine States**, below.) If a 0 mask is supplied, the SP will be popped from memory and loaded. Note that including Rs in the register list produces unpredictable results.

The bit assignments in the mask are:

|                   | If Rs is in file A:                                                                                                                                                          |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | SP         A14         A13         A12         A11         A10         A9         A8         A7         A6         A5         A4         A3         A2         A1         A0 |
|                   | 15(MSB) 0(LSB)                                                                                                                                                               |
|                   | If Rs is in file B:                                                                                                                                                          |
|                   | SP         B14         B13         B12         B11         B10         B9         B8         B7         B6         B5         B4         B3         B2         B1         B0 |
|                   | 15(MSB) 0(LSB)                                                                                                                                                               |
| Words             | 2                                                                                                                                                                            |
| Machine<br>States | Cache EnabledCache DisabledAligned:3 + 4n + (2) extended states9 + 4nNonaligned:3 + 8n + (6) extended states9 + 8(n + 1)                                                     |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                           |

**Examples** Assume that memory contains the following values before instruction execution:

| Address   | Data  | Address   | Data  |
|-----------|-------|-----------|-------|
| >000100F0 | >1111 | >00010070 | >CCCC |
| >000100E0 | >B1B1 | >00010060 | >BCBC |
| >000100D0 | >2222 | >00010050 | >DDDD |
| >000100C0 | >B2B2 | >00010040 | >BDBD |
| >000100B0 | >3333 | >00010030 | >EEEE |
| >000100A0 | >B3B3 | >00010020 | >BEBE |
| >00010090 | >7777 | >00010010 | >FFFF |
| >00010080 | >B7B7 | >00010000 | >BFBF |

Register  $B0 = >0001 \ 0000$ 

MMFM B0,B1,B2,B3,B7,B12,B13,B14,SP or MMFM B0,>710F

Register contents after instruction execution:

| $B0 = >0010\ 0100$            | B12 = >CCCC BCBC |
|-------------------------------|------------------|
| B1 = >1111 B1B1               | B13 = >DDDD BDBD |
| B2 = >2222 B2B2               | B14 = >EEEE BEBE |
| B4 = >3333 B3B3               | SP = >FFFFBFBF   |
| <b>B8</b> = >7777 <b>B7B7</b> | Others unchanged |

### MMTM Move Multiple Registers to Memory

| Syntax    | MN                                                                                                                                  | ЛТN  | <  | Rd>, | <reg< th=""><th>ister</th><th>list&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></reg<> | ister | list> |   |   |   |   |   |   |   |    |   |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------|------|----|------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---|---|---|---|---|---|---|----|---|
| Execution | If Register <i>n</i> in <register list=""> then <math>Rn \rightarrow -*Rd</math><br/>Repeat for <math>n = 0</math> to 15</register> |      |    |      |                                                                                                                                     |       |       |   |   |   |   |   |   |   |    |   |
| Encoding  | 15                                                                                                                                  | 14   | 13 | 12   | 11                                                                                                                                  | 10    | 9     | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|           | 0                                                                                                                                   | 0    | 0  | 0    | 1                                                                                                                                   | 0     | 0     | 1 | 1 | 0 | 0 | R |   | R | ld |   |
|           |                                                                                                                                     | Mask |    |      |                                                                                                                                     |       |       |   |   |   |   |   |   |   |    |   |

**Operands Register list** is a list of registers to be moved (such as A0,A1,A9).

Fields Mask is a binary representation of the register list.

. . . . . . .

**Description** MMTM stores the contents of a specified list of *either* A or B file registers (not both) from a block of memory. Rs points to the first location in the memory block. Rs and the registers in the list must be in the same register file.

The MMFM and MMTM instructions can be thought of as "stack" instructions for storing and retrieving multiple registers in memory. MMTM stores the registers in memory, using Rs as a "stack pointer." The stack "shrinks" in the direction of increasing linear address, with Rs containing the bit address of the top of the stack. MMFM reverses the action of the MMTM instruction. Rs is postincremented by 32 when popping off the stack. Each register is removed from the stack LSW first, with higher order registers moved first. (The alignment of Rs affects the instruction timing as indicated in **Machine States**, below.)

When execution of the MMTM instruction is complete, the contents of the lowest-numbered register in the list will reside at the highest address in the memory block. Rd will have been decremented to point to the contents of the highest-numbered register in the list.

If a register list is not specified, the GSP will store **all** the registers of a register file, starting at the location specified by Rs. Rs indicates the register file that will be affected. For example, MMTM A3 stores the A-file registers in memory, beginning at the address in register A3. Similarly, MMTM B0 stores the B-file registers in memory, beginning at the address in register B0. If you use SP as the pointer register in this manner, the GSP will assume you want to store the A-file registers inm memory. If you want to use the stack pointer but intend to store the B-file registers, use B15 instead of SP.

### MMTM Move Multiple Registers to Memory MMTM

The GSP uses a mask to indicate which registers will be affected. Registers in the list are indicated by a 1 in the appropriate location within the mask. If a 0 mask is supplied, A0 or B0 will be pushed on the stack. The bit assignments in the mask are:

|                  | If Rs is in file A:                                                                                                                                                                                                                                                                                  |                                                                                                                 |                                                                              |  |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                  | A0 A1 A2 A3 A4 A5                                                                                                                                                                                                                                                                                    | A6 A7 A8 A9                                                                                                     | A10 A11 A12 A13 A14 SP<br>0(LSB)                                             |  |  |  |  |  |  |  |
|                  | If Rs is in file B:                                                                                                                                                                                                                                                                                  |                                                                                                                 | · · ·                                                                        |  |  |  |  |  |  |  |
|                  | B0 B1 B2 B3 B4 B5                                                                                                                                                                                                                                                                                    | B6 B7 B8 B9                                                                                                     | B10 B11 B12 B13 B14 SP                                                       |  |  |  |  |  |  |  |
|                  | 15(MSB)                                                                                                                                                                                                                                                                                              |                                                                                                                 | 0(LSB)                                                                       |  |  |  |  |  |  |  |
| Words<br>Machine | 2                                                                                                                                                                                                                                                                                                    |                                                                                                                 |                                                                              |  |  |  |  |  |  |  |
| States           | Cache Enabled<br>Aligned: 2 + 4n +<br>Nonaligned: 2 + 10n +                                                                                                                                                                                                                                          | <b>Cache Disabled</b><br>8 + 4n + 2<br>10(n + 1)                                                                |                                                                              |  |  |  |  |  |  |  |
| Status Bits      | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                   |                                                                                                                 |                                                                              |  |  |  |  |  |  |  |
| Examples         | Assume that these registers execution:                                                                                                                                                                                                                                                               | contain the following                                                                                           | ng values before instruction                                                 |  |  |  |  |  |  |  |
|                  | $A1 = >0010\ 0000$ $A12 = >CCCC\ ACAC$ $A0 = >0000\ A0A0$ $A13 = >DDDD\ ADAD$ $A2 = >2220\ A2A2$ $A14 = >EEEE\ AEAE$ $A4 = >4444\ A4A4$ $SP = >FFFF\ AFAF$ $A8 = >8888\ A8A8$                                                                                                                        |                                                                                                                 |                                                                              |  |  |  |  |  |  |  |
|                  | MMTM A1,A0,A2,A4,P<br>or<br>MMTM A1,>A88F                                                                                                                                                                                                                                                            | 8,A12,A13,A14,                                                                                                  | SP                                                                           |  |  |  |  |  |  |  |
|                  | After instruction execution are not changed.                                                                                                                                                                                                                                                         | register A1 = >000                                                                                              | )F FF00. The other registers                                                 |  |  |  |  |  |  |  |
|                  | Memory will contain the fo                                                                                                                                                                                                                                                                           | llowing values after                                                                                            | instruction execution:                                                       |  |  |  |  |  |  |  |
|                  | Address         Data           >000FFF00         >AFAF           >000FFF10         >FFFF           >000FFF20         >AEAE           >000FFF30         >EEEE           >000FFF40         >ADAD           >000FFF50         >DDDD           >000FFF60         >ACAC           >000FFF70         >CCCC | Address<br>>000FFF80<br>>000FFF90<br>>000FFFA0<br>>000FFFB0<br>>000FFFC0<br>>000FFFD0<br>>000FFFE0<br>>000FFFF0 | Data<br>>A8A8<br>>8888<br>>A4A4<br>>4444<br>>A2A2<br>>2222<br>>A0A0<br>>0000 |  |  |  |  |  |  |  |

| Syntax            | MC                                                          | DS                                                                                                                                                                                                                                                                                                                                            | < <i>R</i>                                                                                               | s>,<                                                     | Rd>                                                                   |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|
| Execution         | (Rd                                                         | ) mc                                                                                                                                                                                                                                                                                                                                          | d (R                                                                                                     | s) →                                                     | Rd                                                                    |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
| Encoding          | 15                                                          | 14                                                                                                                                                                                                                                                                                                                                            | 13                                                                                                       | 12                                                       | 11                                                                    | 10                                                                                                   | 9                                                                         | 8                                     | 7                                                                                               | 6                                                              | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4                                                                                | 3                                     | 2                                                                                                              | 1                                                            | 0                                                              |
|                   | 0                                                           | 1                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                        | 0                                                        | 1                                                                     | 1                                                                                                    | 0                                                                         |                                       | R                                                                                               | s                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R                                                                                |                                       | R                                                                                                              | d                                                            |                                                                |
| Description       | nati<br>32-l<br>as ti                                       | MODS performs a 32-bit signed divide of the 32-bit dividend in the destination register by the 32-bit value in the source register, and returns a 32-bit remainder in the destination register. The remainder is the same sign as the dividend. The original contents of the destination register will always be overwritten.                 |                                                                                                          |                                                          |                                                                       |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
|                   | The                                                         | sou                                                                                                                                                                                                                                                                                                                                           | rce ar                                                                                                   | nd de                                                    | stina                                                                 | ation                                                                                                | regis                                                                     | ters i                                | nust                                                                                            | be in                                                          | the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | sam                                                                              | e reg                                 | ister                                                                                                          | file.                                                        |                                                                |
| Words             | 1                                                           |                                                                                                                                                                                                                                                                                                                                               |                                                                                                          |                                                          |                                                                       |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
| Machine<br>States | 41,4                                                        | 40,43 (normal case)<br>41,44 if result = 80000000<br>3,6 if Rs = 0                                                                                                                                                                                                                                                                            |                                                                                                          |                                                          |                                                                       |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
| Status Bits       | N C Z V                                                     | <ul> <li>C Unaffected</li> <li>Z 1 if the remainder is 0, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                             |                                                                                                          |                                                          |                                                                       |                                                                                                      |                                                                           |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |                                       |                                                                                                                |                                                              |                                                                |
|                   |                                                             | •                                                                                                                                                                                                                                                                                                                                             | The                                                                                                      | e quo                                                    | tient                                                                 | cann                                                                                                 | iot b                                                                     | e cor                                 | ntaine                                                                                          | ed wi                                                          | thin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 32 b                                                                             | its                                   |                                                                                                                |                                                              |                                                                |
| Examples          | <u>Co</u>                                                   | de                                                                                                                                                                                                                                                                                                                                            |                                                                                                          |                                                          | B                                                                     | efor                                                                                                 | <u>e</u>                                                                  |                                       |                                                                                                 |                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <u>Aft</u>                                                                       | <u>ər</u>                             |                                                                                                                |                                                              |                                                                |
|                   | MOI<br>MOI<br>MOI<br>MOI<br>MOI<br>MOI<br>MOI<br>MOI<br>MOI | DS       1         DS       1 | A0, A<br>A0, A | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | >00<br>>00<br>>00<br>>00<br>>00<br>>00<br>>00<br>>F<br>>F<br>>F<br>>F | 0<br>000 0<br>000 0<br>000 0<br>000 0<br>000 0<br>000 0<br>000 0<br>000 0<br>FFF F<br>FFF F<br>FFF F | 0000<br>0004<br>0004<br>0004<br>0004<br>0004<br>0004<br>FFC<br>FFC<br>FFC | > > > > > > > > > > > > > > > > > > > | A1<br>00000<br>FFFF<br>00000<br>00000<br>FFFF<br>FFFF<br>00000<br>00000<br>FFFF<br>FFFF<br>FFFF | 0000<br>FFF<br>0000<br>0000<br>FFF<br>FFF<br>0000<br>0000<br>0 | 7<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>8<br>7<br>0<br>9<br>8<br>8<br>7<br>0<br>9<br>8<br>8<br>7<br>0<br>9<br>8<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>9<br>8<br>7<br>0<br>9<br>8<br>7<br>9<br>9<br>8<br>7<br>9<br>9<br>8<br>7<br>9<br>9<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>9<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>7<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>8<br>8<br>9<br>9<br>9<br>8<br>9<br>9<br>9<br>9<br>8<br>9<br>9<br>9<br>9<br>8<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>8<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9 | NCZ<br>0×0<br>0×0<br>0×1<br>0×0<br>0×1<br>1×0<br>0×1<br>0×1<br>0×1<br>1×0<br>0×1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | A0 > 000 > 000 > FFF > 000 > 000 > 000 > 000 > FFF > 000 > 000 > 000 > FFF > 000 > 000 > 000 > 000 > FFF > 000 | 0 00<br>F FF<br>0 00<br>0 00<br>F FF<br>0 00<br>0 00<br>0 00 | 07<br>F9<br>00<br>03<br>00<br>FD<br>00<br>00<br>03<br>00<br>FD |

| MODU                | M                                                                                              | MODU                                                                                                 |                                                                                                      |                                      |                                                                                                     |
|---------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|
| Syntax<br>Execution | MODU <rs>,<br/>(Rd) mod (Rs) -</rs>                                                            | -                                                                                                    |                                                                                                      |                                      |                                                                                                     |
| Encoding            | 15 14 13 12<br>0 1 1 0                                                                         |                                                                                                      | 8 7 6 5<br>Rs                                                                                        | 4 3<br>R                             | 2 1 0<br>Rd                                                                                         |
| Description         | MODU performs<br>destination regist<br>32-bit remainder<br>destination registe                 | er by the 32-bit<br>in the destination                                                               | value in the sou<br>on register. The                                                                 | rce registe                          | r, and returns a                                                                                    |
|                     | The source and d                                                                               | estination regist                                                                                    | ers must be in th                                                                                    | e same reg                           | gister file.                                                                                        |
| Words               | 1                                                                                              |                                                                                                      |                                                                                                      |                                      |                                                                                                     |
| Machine<br>States   | 35,38<br>3,6 if Rs = 0                                                                         |                                                                                                      |                                                                                                      |                                      |                                                                                                     |
| Status Bits         |                                                                                                | nder is 0, 0 othe<br>Rs) equals 0, 0 o                                                               |                                                                                                      |                                      |                                                                                                     |
| Examples            | <u>Code</u>                                                                                    | <u>Before</u>                                                                                        |                                                                                                      | <u>After</u>                         |                                                                                                     |
|                     | MODU AO,A1<br>MODU AO,A1<br>MODU AO,A1<br>MODU AO,A1<br>MODU AO,A1<br>MODU AO,A1<br>MODU AO,A1 | A0<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>0000 0004<br>>0000 0004<br>>0000 0004<br>>0000 0004 | A1<br>>0000 0000<br>>0000 0007<br>>FFFF FFF9<br>>0000 0008<br>>0000 0007<br>>0000 0000<br>>FFFF FFF9 | xx01<br>xx01<br>xx10<br>xx00<br>xx10 | A1<br>>0000 0000<br>>0000 0007<br>>FFFF FF9<br>>0000 0000<br>>0000 0003<br>>0000 0000<br>>0000 0001 |

## MOVB Move Byte - Register to Indirect MOVB

| Syntax            | MOVB < <i>Rs</i> >,*< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | Rs → *Rd                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|                   | 1 0 0 0 1 1 0 Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| Operands          | <b>Rs</b> The source byte is the eight LSBs of the register.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|                   | *Rd The destination location is the memory address contained in the specified register:                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source register to the memory address con-<br>tained in the destination register. The source operand byte is right justified<br>in the source register and it is the eight LSBs of the register which are<br>moved. The memory address is a bit address and the field size for the move<br>is eight bits. The source and destination registers must be in the same re-<br>gister file. |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >5000         >0000           >5010         >0000                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
|                   | Code Before After                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|                   | A0A1@>5000@>5010MOVB A0,*A1>89AB CDEF>0000 5000>00EF>0000MOVB A0,*A1>89AB CDEF>0000 5001>01 DE>0000MOVB A0,*A1>89AB CDEF>0000 5009>DE00>0001MOVB A0,*A1>89AB CDEF>0000 5000>F000>000E                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |

| MOVB              | Move Byte -<br><u>Register to Indirect with Displacement</u> MOVB                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax            | MOVB <rs>,*<rd(displacement)></rd(displacement)></rs>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| Execution         | Rs $\rightarrow$ *(Rd + Displacement)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|                   | 1 0 1 0 1 1 0 Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|                   | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| Operands          | <b>Rs</b> The source byte is the eight LSBs of the register.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|                   | *Rd(Displacement)<br>The destination location is the memory address formed by the sum<br>of the specified register contents and the signed 16-bit displace-<br>ment, contained in the extension word following the opcode.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source register to the destination memory<br>address. The source operand byte is right justified in the source register; it<br>is the eight LSBs of the register which are moved. The destination memory<br>address is a bit address and is formed by adding the contents of the speci-<br>fied register to the signed 16-bit displacement. This is a field move, and the<br>field size for the move is eight bits. The source and destination registers<br>must be in the same register file. |  |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|                   | Address         Data           >10000         >0000           >10010         >0000                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|                   | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                   | A0A1@>10000@>10010MOVB A0,*A1(0)>89AB CDEF>00010000>00EF>0000MOVB A0,*A1(1)>89AB CDEF>00010000>01DE>0000MOVB A0,*A1(9)>89AB CDEF>00010000>DE00>0001MOVB A0,*A1(12)>89AB CDEF>00010000>E000>000EMOVB A0,*A1(32767)>89AB CDEF>00008001>00EF>0000MOVB A0,*A1(-32768)>89AB CDEF>00018000>00EF>0000                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |

## MOVB Move Byte - Register to Absolute MOVB

| Syntax            | MOVB <rs>,@<daddress></daddress></rs>                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | Rs → @DAddress                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       0       1       0       1       1       1       Rs                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
|                   | Destination Address (LSW)                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|                   | Destination Address (MSW)                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| Operands          | <b>Rs</b> The source byte is the eight LSBs of the register.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|                   | DAddress<br>The destination location is the linear memory address contained in<br>the two extension words following the instruction.                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source register to the destination memory<br>address. The source operand byte is right justified in the source register and<br>it is the eight LSBs of the register which are moved. The specified desti-<br>nation memory address is a bit address and the field size for the move is<br>eight bits. The source and destination registers must be in the same register<br>file. |  |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >5000         >0000           >5010         >0000                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|                   | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|                   | A0         @>5000         @>5010           MOVB A0,@>5000         >89AB CDEF         >00EF         >0000           MOVB A0,@>5001         >89AB CDEF         >01DE         >0000           MOVB A0,@>5009         >89AB CDEF         >DE00         >0001           MOVB A0,@>500C         >89AB CDEF         >DE00         >0001           MOVB A0,@>500C         >89AB CDEF         >F000         >000E    |  |  |  |  |  |  |  |  |  |

| Move B                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | yte - Indirect a                                                                                                                                                                                                                                                                                                                                                                                                                                        | to Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MOVB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <b>MOVB</b> *< <i>Rs</i><br>*Rs → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                             | >, <rd></rd>                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4 3 2 1 0<br>R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ne memory addr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ress contained in the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| MOVB moves a byte from the memory address contained in the source re-<br>gister to the destination register. The source memory address is a bit ad-<br>dress and the field size for the move is eight bits. When the byte is moved<br>into the destination register, it is right justified and sign extended to 32 bits.<br>This instruction also performs an implicit compare to 0 of the field data.<br>The source and destination register must be in the same register file. |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| See MOVE and                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MOVB Instructions T                                                                                                                                                                                                                                                                                                                                                                                                                                     | iming, Section 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| <ul> <li>N 1 if the sign-extended data moved into register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the sign-extended data moved into register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Assume that me cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                           | mory contains the fo                                                                                                                                                                                                                                                                                                                                                                                                                                    | llowing values b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | efore instruction exe-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Address<br>>5000<br>>5010                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>Data</b><br>>00EF<br>>89AB                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| <u>Code</u><br>MOVB *A0,A1<br>MOVB *A0,A1<br>MOVB *A0,A1<br>MOVB *A0,A1                                                                                                                                                                                                                                                                                                                                                                                                          | <u>Before</u><br>A0<br>>0000 5000<br>>0000 5001<br>>0000 5008<br>>0000 500C                                                                                                                                                                                                                                                                                                                                                                             | <u>After</u><br>A1<br>> FFFF FFEF<br>>0000 0077<br>>0000 0000<br>> FFFF FFB0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NCZ∨<br>1×00<br>0×00<br>0×10<br>1×00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MOVB *< <i>Rs</i> → Rd<br>15 14 13 12<br>1 0 0 0<br>*Rs The source<br>specified r<br>MOVB moves a<br>gister to the desident<br>dress and the file<br>into the destinate<br>This instruction<br>The source and the<br>source and the<br>1<br>See MOVE and the<br>N 1 if the sign<br>C Unaffected<br>Z 1 if the sign<br>V 0<br>Assume that me<br>cution:<br>Address<br>>5000<br>>5010<br>Code<br>MOVB *A0,A1<br>MOVB *A0,A1<br>MOVB *A0,A1<br>MOVB *A0,A1 | $MOVB * \langle R_S \rangle, \langle Rd \rangle$ *Rs $\rightarrow$ Rd $\frac{15 \ 14 \ 13 \ 12 \ 11 \ 10 \ 9 \ 8}{1 \ 0 \ 0 \ 0 \ 1 \ 1 \ 1}$ *Rs The source byte location is the specified register. MOVB moves a byte from the memory gister to the destination register. The dress and the field size for the move into the destination register, it is right. This instruction also performs an im. The source and destination registers of 1 See MOVE and MOVB Instructions T N 1 if the sign-extended data move C Unaffected Z 1 if the sign-extended data move V 0 Assume that memory contains the for cution: Address Data $>5000 \ >00EF$ $>5010 \ >89AB$ Code Before A0 MOVB *A0,A1 \ >0000 5000 MOVB *A0,A1 \ >0000 5001 MOVB *A0,A1 \ >0000 5001 MOVB *A0,A1 \ >0000 5001 | *Rs → Rd<br>15 14 13 12 11 10 9 8 7 6 5<br>1 0 0 0 1 1 1 1 Rs 1<br>*Rs The source byte location is the memory address conta<br>gister to the destination register. The source memory<br>dress and the field size for the move is eight bits. Whinto the destination register, it is right justified and sig<br>This instruction also performs an implicit compare t<br>The source and destination registers must be in the set<br>1<br>See MOVE and MOVB Instructions Timing, Section 1<br>N 1 if the sign-extended data moved into register is<br>C Unaffected<br>Z 1 if the sign-extended data moved into register is<br>V 0<br>Assume that memory contains the following values b<br>cution:<br>Address Data<br>>5000 >00EF<br>>5010 >89AB<br>Code Before After<br>MOVB *A0,A1 >0000 5000 >FFFF FFEF<br>MOVB *A0,A1 >0000 5001 >0000 0077<br>MOVB *A0,A1 >0000 5008 >0000 0000 |  |  |  |  |

#### MOVB Move Byte - Indirect to Indirect MOVB

| Syntax            | MOVB *< <i>Rs</i> >,*< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | *Rs → *Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       0       1       1       1       0       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| Operands          | *Rs The source byte location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|                   | *Rd The destination location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source memory address to the destination<br>memory address. Both memory addresses are bit addresses and the field<br>size for the move is eight bits. The source and destination registers must<br>be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >5000         >CDEF           >5010         >89AB           >6000         >0000           >6010         >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|                   | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|                   | A0A1@>6000@>6010MOVB *A0,*A1>0000 5000>0000 6000>00EF>0000MOVB *A0,*A1>0000 5000>0000 6001>01DE>0000MOVB *A0,*A1>0000 5000>0000 6009>DE00>0001MOVB *A0,*A1>0000 5000>0000 6000>0F7>0000MOVB *A0,*A1>0000 5001>0000 6001>01EE>0000MOVB *A0,*A1>0000 5001>0000 6001>01EE>0000MOVB *A0,*A1>0000 5001>0000 6001>01EE>0000MOVB *A0,*A1>0000 5001>0000 6001>01EE>0000MOVB *A0,*A1>0000 5001>0000 6000>00E6>0001MOVB *A0,*A1>0000 5009>0000 6000>00E6>0000MOVB *A0,*A1>0000 5009>0000 6001>01CC>0000MOVB *A0,*A1>0000 5009>0000 6000>00E6>0000MOVB *A0,*A1>0000 5009>0000 6000>00E6>0000MOVB *A0,*A1>0000 5009>0000 600C>6000>00EMOVB *A0,*A1>0000 500C>0000 600C>000E>0000MOVB *A0,*A1>0000 500C>0000 6001>0178>0000MOVB *A0,*A1>0000 500C>0000 6009>7800>0001MOVB *A0,*A1>0000 500C>0000 6000>00BC>0001 |  |  |  |  |  |  |  |  |  |

## Move Byte -MOVB Indirect with Displacement to Register MOVB

| Syntax            | <b>MOVB</b> *< <i>Rs(Displacement)</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|
| Execution         | *(Rs + Displacement) $\rightarrow$ Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7 6 5                                            | 4 3 2                                                                                      | 1 0                                                  |  |  |  |  |  |  |  |
|                   | 1 0 1 0 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
|                   | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
| Operands          | *Rs(Displacement)<br>The source byte location is the memory address specified by the sum<br>of the specified register contents and the signed 16-bit displace-<br>ment, contained in the extension word following the opcode.                                                                                                                                                                                                                                                                                         |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source memory address to the destination register. The source memory address is a bit address and is formed by adding the contents of the specified register to the signed 16-bit displacement. The field size is eight bits. When the byte is moved into the destination register, it is right justified and sign extended to 32 bits. This instruction also performs an implicit compare to 0 of the field data. The source and destination registers must be in the same register file. |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Fiming, Section                                  | n <b>13</b> .2.                                                                            |                                                      |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the sign-extended data move</li> <li>C Unaffected</li> <li>Z 1 if the sign-extended data move</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                 | -                                                | -                                                                                          |                                                      |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the fe cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | llowing values                                   | s before instruc                                                                           | ction exe-                                           |  |  |  |  |  |  |  |
|                   | Address         Data           >10000         >00EF           >10010         >89AB                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                  |                                                                                            |                                                      |  |  |  |  |  |  |  |
|                   | Code Be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | fore                                             | <u>After</u>                                                                               | :                                                    |  |  |  |  |  |  |  |
|                   | MOVB         *AO(1),A1         >000           MOVB         *AO(8),A1         >000           MOVB         *AO(12),A1         >000           MOVB         *AO(12),A1         >000           MOVB         *AO(32767),A1         >000                                                                                                                                                                                                                                                                                     | 01 0000 ><br>01 0000 ><br>01 0000 ><br>00 8001 > | A1<br>> FFFF FFEF<br>>0000 0077<br>>0000 0000<br>> FFFF FFB0<br>> FFFF FFEF<br>> FFFF FFEF | NCZV<br>1×00<br>0×00<br>0×10<br>1×00<br>1×00<br>1×00 |  |  |  |  |  |  |  |

| MOVB              | Move Byte - Indirect with Displacement<br>to Indirect with Displacement MOVB                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Syntax            | <b>MOVB</b> *< <i>Rs(Displacement)</i> >, *< <i>Rd(Displacement)</i> >                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| Execution         | *(Rs + Displacement) $\rightarrow$ *(Rd + Displacement)                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|                   | 1 0 1 1 1 1 0 Rs R Rd<br>Source Displacement                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|                   | Destination Displacement                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| Operands          | *Rs(Displacement)<br>The source byte location is the memory address specified by the sum<br>of the specified register contents and the signed 16-bit displace-<br>ment, contained in the first of two extension words following the<br>opcode.                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|                   | *Rd(Displacement)<br>The destination location is the memory address specified by the sum<br>of the specified register contents and the signed 16-bit displace-<br>ment, contained in the second of two extension words following the<br>opcode.                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| Description       | MOVB moves a byte from the source memory address to the destination<br>memory address. Both the source and destination memory addresses are<br>bit addresses and are formed by adding the contents of the specified regis-<br>ter to its respective signed 16-bit displacement. The field size is eight bits.<br>The source and destination registers must be in the same register file. |  |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |

| Address         Data           >10000         >CDEF           >10010         >CDAR                                                                                                       |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| >10010 >89AB<br>>11000 >0000<br>>11010 >0000                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Code                                                                                                                                                                                     | Before                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                          | <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                          | A0                                                                                                                                                                                                                                                                                                                                                         | A1                                                                                                                                                                                                                                                                                                                                                                       | @>11000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | @>11010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MOVB *A0(0),*A1(1)<br>MOVB *A0(0),*A1(9)<br>MOVB *A0(0),*A1(2)<br>MOVB *A0(0),*A1(32767)<br>MOVB *A0(0),*A1(-32768)<br>MOVB *A0(12),*A1(0)<br>MOVB *A0(12),*A1(1)<br>MOVB *A0(12),*A1(9) | >0001 0000<br>>0001 0000<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0000 8001<br>>0001 8000<br>>0001 8000<br>>0001 8000<br>>0001 8000<br>>0001 8000 | >0001 1000<br>>0001 1000<br>>0001 1000<br>>0001 1000<br>>0000 9001<br>>0001 9000<br>>0001 1000<br>>0001 1000<br>>0001 1000<br>>0001 1000<br>>0001 9000<br>>0001 1000<br>>0001 1000<br>>0001 9000<br>>0001 1000<br>>0001 1000 | >00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>00BC<br>>0178<br>>7800<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>01DE<br>>DE00<br>>F000<br>>00EF<br>>01F<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC<br>>00BC | >0000<br>>0000<br>>0001<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>00000<br>>0000<br>>0000<br>>0000<br>>0000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000<br>>00000 |

#### Move Byte - Absolute to Register MOVB MOVB

| Syntax                    | MOVB @ <saddress>,<rd></rd></saddress>                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| Execution                 | @SAddress → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |
| Encoding                  | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |
|                           | 0 0 0 0 0 1 1 1 1 1 R Rd                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
|                           | Source Address (LSW)                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |
|                           | Source Address (MSW)                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |
| Operands                  | SAddress<br>The source byte location is the linear memory address contained in<br>the two extension words following the instruction.                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |
| Description               | MOVB moves a byte from the source memory address to the destination register. The specified source memory address is a bit address and the field size for the move is eight bits. When the byte is moved into the destination register, it is right justified and sign extended to 32 bits. This instruction also performs an implicit compare to 0 of the field data. The source and destination registers must be in the same register file. |  |  |  |  |  |  |  |  |  |  |  |
| Words                     | 3                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br><b>State</b> s | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits               | <ul> <li>N 1 if the sign-extended data moved into register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the sign-extended data moved into register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |
| Examples                  | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |
|                           | Address         Data           >10000         >00EF           >10010         >89AB                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |
|                           | <u>Code</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
|                           | A1NCZVMOVB @>10000,A1>FFFF FFEF1x00MOVB @>10001,A1>0000 00770x00MOVB @>10008,A1>0000 00000x10MOVB @>1000C,A1>FFFF FFB01x00                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |

ŵ

### MOVB Move Byte - Absolute to Absolute

| Syntax                      | MOVB @ <saddress>, @<daddress></daddress></saddress>                                                                                                                                                                                                                                                                                            |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----|----|----|----|---|---|-------|----------|----------|---|---|---|---|---|
| Execution                   | @S/                                                                                                                                                                                                                                                                                                                                             | @SAddress → @DAddress                        |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
| Encoding                    | 15                                                                                                                                                                                                                                                                                                                                              | 14                                           | 13 | 12 | 11 | 10 | 9 | 8 | 7     | 6        | 5        | 4 | 3 | 2 | 1 | 0 |
|                             | 0                                                                                                                                                                                                                                                                                                                                               | 0                                            | 0  | 0  | 0  | 0  | 1 | 1 | 0     | 1        | 0        | 0 | 0 | 0 | 0 | 0 |
|                             | Source Address (LSW) Source Address (MSW)                                                                                                                                                                                                                                                                                                       |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
|                             |                                                                                                                                                                                                                                                                                                                                                 |                                              |    |    |    |    |   |   | ddres | <u>`</u> |          |   |   |   |   |   |
|                             |                                                                                                                                                                                                                                                                                                                                                 |                                              |    |    |    | ·  | _ |   | ddres | <u> </u> | <u> </u> |   |   |   |   | { |
| Operands                    | <ul> <li>SAddress         The source byte location is the linear memory address contained in the first set of two extension words following the instruction.     </li> <li>DAddress         The destination location is the linear memory address contained in the second set of two extension words following the instruction.     </li> </ul> |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
| Description                 | MOVB moves a byte from the source memory address to the destination<br>memory address. Both the source and destination addresses are interpreted<br>as bit addresses and the field size for the move is eight bits.                                                                                                                             |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
| Words                       | 5                                                                                                                                                                                                                                                                                                                                               |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
| Machine<br>States           | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                            |                                              |    |    |    |    |   |   |       |          |          |   |   |   |   |   |
| <b>S</b> tatu <b>s</b> Bits | N<br>C<br>Z<br>V                                                                                                                                                                                                                                                                                                                                | N Unaffected<br>C Unaffected<br>Z Unaffected |    |    |    |    |   |   |       |          |          |   |   |   |   |   |

### Examples

Assume that memory contains the following values before instruction execution:

| Address | Data  |
|---------|-------|
| >10000  | >CDEF |
| >10010  | >89AB |
| >11000  | >0000 |
| >11010  | >0000 |

### Code

<u>After</u>

| >11010 |
|--------|
| >0000  |
| >0000  |
| >0001  |
| >000E  |
| >0000  |
| >0000  |
| >0001  |
| >000F  |
| >0000  |
| >0000  |
| >0001  |
| >000E  |
| >0000  |
| >0000  |
| >0001  |
| >000B  |
|        |

MOVE Move - Register to Register

| Syntax              | MOVE < <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                           |                                                              |    |                                                                                                       |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------|----|-------------------------------------------------------------------------------------------------------|--|--|--|
| Execution           | (Rs) → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                           |                                                              |    |                                                                                                       |  |  |  |
| Encoding            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12 11 10 9                                                | 876                                                          | 54 | 3 2 1 0                                                                                               |  |  |  |
|                     | 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 1 1 M                                                   | Rs                                                           | R  | Rd                                                                                                    |  |  |  |
| Fields              | <ul> <li>M Cross File A/File B boundary</li> <li>M=0 if registers are in same file</li> <li>M=1 if registers are in different files</li> </ul>                                                                                                                                                                                                                                                                                                                           |                                                           |                                                              |    |                                                                                                       |  |  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | le select<br>ifies register file /<br>ifies register file |                                                              |    |                                                                                                       |  |  |  |
| <b>Des</b> cription | MOVE moves the 32 bits of data from the source register to the destination register. Note that this is not a field move; therefore, the field size has no effect. The source and destination registers can be any of the 31 locations in the on-chip register file. Note that this is the only MOVE instruction that allows the source and destination registers to be in different files. This instruction also performs an implicit compare to 0 of the register data. |                                                           |                                                              |    |                                                                                                       |  |  |  |
| Words               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                           |                                                              |    |                                                                                                       |  |  |  |
| Machine<br>States   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                           |                                                              |    |                                                                                                       |  |  |  |
| Status Bits         | C Unaffected                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -bit data moved<br>d<br>-bit data moved                   | -                                                            |    |                                                                                                       |  |  |  |
| Examples            | Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Before                                                    | After                                                        |    |                                                                                                       |  |  |  |
|                     | MOVE A0,A1<br>MOVE A0,A1<br>MOVE A0,A1<br>MOVE A0,B1<br>MOVE A0,B1<br>MOVE A0,B1                                                                                                                                                                                                                                                                                                                                                                                         | >0000 000<br>>FFFF FFF<br>>0000 FFF<br>>0000 000          | 0 >0000 0000<br>F >FFFF FFFF<br>F >xxxx xxxx<br>0 >xxxx xxxx |    | xxxx         0x10           xxxx         1x00           FFFF         0x00           0000         0x10 |  |  |  |

## MOVE Move Field - Register to Indirect

| Syntax            | <b>MOVE</b> < <i>Rs</i> >,*< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | (field)Rs → (field)*Rd                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       0       0       0       F       Rs       R       Rd                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| Operands          | Rs The source operand is the right justified field in the specified register.<br>1-32 bits of the register are moved, depending on the field size se-<br>lected.                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|                   | *Rd <i>Destination register (indirect).</i> The destination location is the memory address contained in the specified register.                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0.</li> <li>F=1 selects FS1.</li> </ul>                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |
| Description       | MOVE moves a field from the source register to the memory address con-<br>tained in the destination register. This memory address is a bit address and<br>the field size for the move is 1–32 bits. The SETF instruction sets the field<br>size and extension. The source and destination registers must be in the<br>same register file.                                                |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >15500         >0000           >15510         >0000           >15520         >0000                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
|                   | Register A0 = >FFFF FFFF                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|                   | Code Before After                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
|                   | A1 FS0/1 @>15500 @>15510 @>15520                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|                   | MOVE A0,*A1,0>0001 55005/x>001F>0000>0000MOVE A0,*A1,1>0001 5503x/8>07F8>0000>0000MOVE A0,*A1,0>0001 550813/x>FF00>001F>0000MOVE A0,*A1,1>0001 5508x/16>F800>07FF>0000MOVE A0,*A1,0>0001 550D19/x>E000>FFFF>0000MOVE A0,*A1,1>0001 550D19/x>E000>FFFF>0000MOVE A0,*A1,1>0001 550Cx/24>F000>FFFF>000FMOVE A0,*A1,0>0001 551227/x>0000>FFFC>1FFFMOVE A0,*A1,1>0001 5510x/32>0000>FFFF>FFFF |  |  |  |  |  |  |  |  |  |

| MOVE                                                                                                                 | Move Field - <i>Register to Indirect</i><br>(Postincrement) MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax                                                                                                               | MOVE < <i>Rs</i> >,*< <i>Rd</i> >+[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Execution                                                                                                            | (field)Rs → (field)*Rd<br>Rd + field size → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Encoding                                                                                                             | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       0       1       0       0       F       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Operands                                                                                                             | <b>Rs</b> The source operand is the right justified field in the specified register. 1-32 bits of the register which moved, depending on the field size selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                                                                                                                      | *Rd+ Destination register (indirect with postincrement). The destination location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                                                                                                                      | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0.</li> <li>F=1 selects FS1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Description                                                                                                          | MOVE moves a field from the source register to the memory address con-<br>tained in the destination register. The destination register is postincre-<br>mented after the move by the field size selected. The memory address in the<br>destination register is a bit address and the field size for the move is $1-32$<br>bits. The SETF instruction sets the field size and extension. The source and<br>destination registers must be in the same register file.                                                                                                                                                   |  |  |  |  |  |  |
| Words                                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Machine<br>States                                                                                                    | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Status Bits                                                                                                          | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Examples                                                                                                             | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                                                                                                                      | Address         Data           >15500         >0000           >15510         >0000           >15520         >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                                                                                                                      | Register A0 = >FFFF FFFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Code                                                                                                                 | Before <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1<br>MOVE A0,*A1 | +,1       >0001       5525       x/8       >0001       552D       >0000       >1FE0         +,0       >0001       5520       13/x       >0001       552D       >0000       >1FFF         +,1       >0001       551D       x/16       >0001       552D       >0000       >E000       >1FFF         +,0       >0001       5516       19/x       >0001       5529       >0000       >FFC0       >01FF         +,1       >0001       5507       x/24       >0001       551F       >FF80       >7FFF       >0000         +,0       >0001       5507       27/x       >0001       551F       >FF80       >FFFF       >0003 |  |  |  |  |  |  |

| MOVE                                                                                                  | Move Field - <i>Register to Indirect</i><br>(Predecrement) MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax<br>Execution                                                                                   | <b>MOVE</b> $\langle Rs \rangle, -* \langle Rd \rangle [, \langle F \rangle]$<br>Rd - field size $\rightarrow$ Rd<br>(field) Rs $\rightarrow$ (field) * Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Encoding                                                                                              | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       1       0       0       0       F       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Operands                                                                                              | <b>Rs</b> The source operand is the right justified field in the specified register. 1–32 bits of the register are moved, depending on the field size.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|                                                                                                       | -*Rd Destination register (indirect with predecrement). The destination location is the memory address contained in the specified register predecremented by the field size selected. This is also the final value for the register.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                                                                                                       | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0.</li> <li>F=1 selects FS1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Description                                                                                           | MOVE moves a field from the source register to the memory address con-<br>tained in the destination register predecremented by the field size. The<br>memory address in the destination register is a bit address and the field size<br>for the move is 1-32 bits. The SETF instruction sets the field size and ex-<br>tension. Rs and Rd must be in the same register file.                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| Words                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Machine<br>States                                                                                     | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Status Bits                                                                                           | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| Examples                                                                                              | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|                                                                                                       | Address         Data           >15500         >0000           >15510         >0000           >15520         >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
|                                                                                                       | Register A0 = >FFFF FFFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| <u>Code</u>                                                                                           | Before <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| MOVE A0,-*A<br>MOVE A0,-*A<br>MOVE A0,-*A<br>MOVE A0,-*A<br>MOVE A0,-*A<br>MOVE A0,-*A<br>MOVE A0,-*A | 1,1       >0001       552D       x/8       >0001       5525       >0000       >0000       >1FE0         1,0       >0001       5528       13/x       >0001       551B       >0000       >F800       >00FF         1,1       >0001       5528       x/16       >0001       551B       >0000       >FF00       >00FF         1,1       >0001       5523       19/x       >0001       5510       >0000       >FFFF       >0007         1,1       >0001       5520       x/24       >0001       5508       >FF00       >FFFF       >0000         1,0       >0001       5524       27/x       >0001       5509       >FE00       >FFFF       >000F |  |  |  |  |  |  |  |  |

| MOVE              | Move Field - <i>Register to Indirect</i><br>with Displacement MOVE                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax            | <b>MOVE</b> Rs,* <rd(displacement)>[,&lt; F&gt;]</rd(displacement)>                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Execution         | $(field)Rs \rightarrow (field)^*(Rd + Displacement)$                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|                   | 1 0 1 1 0 0 F Rs R Rd<br>Displacement                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| Operands          | <ul> <li>Rs The source operand is the right justified field in the specified register.</li> <li>1–32 bits of the register are moved, depending on the field size selected.</li> </ul>                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|                   | *Rd(Displacement)<br>Destination register with displacement. The destination location is<br>the memory address specified by the sum of the specified register<br>contents and the signed 16-bit displacement, contained in the ex-<br>tension word following the opcode.                                                                                                                                                         |  |  |  |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0.</li> <li>F=1 selects FS1.</li> </ul>                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Description       | MOVE moves a field from the source register to the destination memory<br>memory address. The destination memory address is a bit address and is<br>formed by adding the contents of the specified register to the signed 16-bit<br>displacement. The field size for the move is 1–32 bits. The SETF instruction<br>sets the field size and extension. The source and destination registers must<br>be in the same register file. |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |

Examples

Assume that memory contains the following values before instruction execution:

| Address | Data  |
|---------|-------|
| >15530  | >0000 |
| >15540  | >0000 |
| >15550  | >0000 |

Register A0 = >FFFF FFFF

| <u>Code</u>          | Before                      |       | <u>After</u>   |               |         |
|----------------------|-----------------------------|-------|----------------|---------------|---------|
|                      | A1                          | FS0/1 | @>15530        | @>15540       | @>15550 |
| MOVE A0,*A1(>0000),1 | >0001 5530                  | x/1   | >0001          | >0000         | >0000   |
| MOVE A0,*A1(>0001),0 | >0001 552F                  | 5/x   | >001 F         | >0000         | >0000   |
| MOVE A0,*A1(>000F),0 | >0001 552D                  | 8/x   | >F000          | >000F         | >0000   |
| MOVE A0,*A1(>0020),1 | >0001 551C                  | x/13  | >F000          | >01 FF        | >0000   |
| MOVE A0,*A1(>00FF),0 | >0001 5435                  | 16/x  | >FFF0          | >000F         | >0000   |
| MOVE A0,*A1(>OFFF),0 | >0001 4531                  | 19/x  | >FFFF          | >0007         | >0000   |
| MOVE A0,*A1(>7FFF),1 | >0000 D531                  | x/22  | >FFFF          | >003F         | >0000   |
| MOVE A0,*A1(>FFF2),1 | >0001 5540                  | x/25  | >FFFC          | >07F <b>F</b> | >0000   |
| MOVE A0,*A1(>8000),0 | >0001 D530                  | 27/x  | >F <b>F</b> FF | >07FF         | >0000   |
| MOVE A0,*A1(>FFFO),0 | >0001 5540                  | 31/x  | >FFFF          | >7FFF         | >0000   |
| MOVE A0,*A1(>FFEC),1 | >0 <b>0</b> 01 <b>5</b> 548 | x/31  | >FFF0          | >FFFF         | >0007   |
| MOVE A0,*A1(>FFEC),0 | >0001 554D                  | 32/x  | >FE00          | >FFFF         | >01FF   |
| MOVE A0,*A1(>001D),0 | >0001 5520                  | 32/x  | > E000         | >FFFF         | >1FFF   |
| MOVE A0,*A1(>0020),1 | >00 <b>01 55</b> 20         | x/32  | >0000          | >FFFF         | >FFFF   |

| MOVE              | Move Field - Register to Absolute MOVE                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax            | MOVE <rs>,@<daddress>[,&lt; F&gt;]</daddress></rs>                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Execution         | (field)Rs → (field)@DAddress                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 0 1 F 1 1 0 0 R Rs                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|                   | Destination Address (LSW) Destination Address (MSW)                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Operands          | <b>Rs</b> The source operand is the right justified field in the specified register.                                                                                                                                           |  |  |  |  |  |  |  |  |
|                   | 1-32 bits of the register are moved, depending on the field size.                                                                                                                                                              |  |  |  |  |  |  |  |  |
|                   | DAddress<br><i>Linear destination address.</i> The destination location is the memory<br>address contained in the two extension words following the in-<br>struction.                                                          |  |  |  |  |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0.</li> <li>F=1 selects FS1.</li> </ul>                                                                                                            |  |  |  |  |  |  |  |  |
| Description       | MOVE moves a field from the source register to the destination memory address. The specified destination memory address is a bit address and the field size for the move is 1-32 bits. SETF sets the field size and extension. |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                             |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains these values before instruction execution:                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                   | Address         Data           >15500         >0000           >15510         >0000           >15520         >0000                                                                                                              |  |  |  |  |  |  |  |  |
|                   | Register A0 = >FFFF FFFF                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|                   | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                   | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                          |  |  |  |  |  |  |  |  |

## MOVE Move Field - Indirect to Register MOVE

| Syntax            | <b>MOVE</b> *< <i>Rs</i> >,< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------|------------|----------------------------------------------------------------------|------|------|
| Execution         | (field)*Rs → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
| Encoding          | 15<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14<br>0    | 13<br>0                                                                                                                                                      | 12<br>0                                                                      | 11<br>0                         | 10<br>1                                                 | 9<br>F                                                                                          | 8                          | 7<br>Rs                                                        | 6                                                  | 5                                                                | 4<br>R                                                                           | 3          | 2<br>R                                                               | 1    | 0    |
| Operands          | <ul> <li>*Rs The source operand location is the memory address contained in the specified register.</li> <li>F is an optional operand; it defaults to 0.<br/>F=0 selects the FS0, FE0 parameters for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
| Description       | F=1 selects the FS1, FE1 parameters for the move.<br>MOVE moves a field from the memory address contained in the source re-<br>gister to the destination register. The source memory address is a bit ad-<br>dress and the field size for the move is 1–32 bits. When the field is moved<br>into the destination register, it is right justified and sign extended or zero<br>extended to 32 bits according to the value of FE. This instruction also<br>performs an implicit compare to 0 of the field data. The SETF instruction<br>sets the field size and extension. The source and destination registers must<br>be in the same register file. |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
| Machine<br>States | See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MO         | /E an                                                                                                                                                        | id M                                                                         | оνв                             | Instr                                                   | uctic                                                                                           | ons Ti                     | ming                                                           | , Se                                               | ction                                                            | 13.2                                                                             | <u>2</u> . |                                                                      |      |      |
| Status Bits       | <ul> <li>N 1 if the field-extended data moved to register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the field-extended data moved to register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
| Examples          | Assu<br>cutio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |            | that r                                                                                                                                                       | nemo                                                                         | ory c                           | ontai                                                   | ns tł                                                                                           | ne foli                    | lowin                                                          | ig va                                              | lues                                                             | befo                                                                             | ore in:    | struc                                                                | tion | exe- |
|                   | Address         Data           >15500         >7770           >15510         >7777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
|                   | Reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ister      | A0 =                                                                                                                                                         | >00                                                                          | 001 5                           | 5500                                                    |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
|                   | Code Before After                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                                                                                                                                                              |                                                                              |                                 |                                                         |                                                                                                 |                            |                                                                |                                                    |                                                                  |                                                                                  |            |                                                                      |      |      |
|                   | MOV<br>MOV<br>MOV<br>MOV<br>MOV<br>MOV<br>MOV<br>MOV<br>MOV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EEEEEEEEEE | AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i><br>AO, <i>I</i> | A1,0<br>A1,1<br>A1,C<br>A1,1<br>A1,0<br>A1,1<br>A1,0<br>A1,1<br>A1,0<br>A1,1 | )<br>-<br>-<br>)<br>-<br>)<br>- | 5<br>x/<br>12<br>x/<br>18<br>x/<br>27<br>x/<br>31<br>x/ | 0/1<br>5/x<br>5/x<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12<br>12 | ×,<br>0,<br>×,<br>1,<br>×, | /1<br>/x<br>/1<br>/x<br>/0<br>/x<br>/1<br>/x<br>/0<br>/x<br>/1 | >(<br>>(<br>>(<br>>(<br>>(<br>>(<br>>)<br>>(<br>>) | 0000<br>FFF<br>0000<br>0003<br>FFF<br>F77<br>0777<br>7777<br>777 | 000<br>001<br>FFF<br>077<br>777<br>777<br>777<br>777<br>777<br>777<br>777<br>777 |            | NCZ V<br>0×10<br>0×00<br>0×00<br>0×00<br>0×00<br>1×00<br>0×00<br>0×0 |      |      |

| MOVE                                                                                                                                                                             | Move Field - Indirect to Indirect MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax                                                                                                                                                                           | <b>MOVE</b> *< <i>Rs</i> >,*< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Execution                                                                                                                                                                        | (field)*Rs → (field)*Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Encoding                                                                                                                                                                         | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       0       1       0       F       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| Operands                                                                                                                                                                         | *Rs The source operand location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                  | *Rd The destination location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                  | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
| <b>Description</b>                                                                                                                                                               | MOVE moves a field from the source memory address to the destination memory address. Both memory addresses are bit addresses and the field size for the move is $1-32$ bits. The field size is determined by the value of FS for the specified F bit. The SETF instruction sets the field size and extension. The source and destination registers must be in the same register file.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Words                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Machine<br>States                                                                                                                                                                | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| Status Bits                                                                                                                                                                      | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Examples                                                                                                                                                                         | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                  | AddressDataAddressData>15500>FFFF>15530>0000>15510>FFFF>15540>0000>15520>FFFF>15550>0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| <u>Code</u>                                                                                                                                                                      | Before After                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| MOVE *A0,*A<br>MOVE *A0,*A | 1,0       >0001 5500       >0001 5534       5/x       >01F0       >0000       >0000         1,1       >0001 5500       >0001 553A       x/10       >FC00       >000 F       >0000         1,0       >0001 5500       >0001 553F       19/x       >8000       >FFFF       >0000         1,1       >0001 5504       >0001 5530       x/7       >007F       >0000       >0000         1,1       >0001 550A       >0001 5530       13/x       >1FFF       >0000       >0000         1,1       >0001 550D       >0001 5533       13/x       >1FFF       >0000       >0000         1,1       >0001 550D       >0001 5534       x/8       >0FF0       >0000       >0000         1,1       >0001 550D       >0001 55330       28/x       >FFFF       >0FFF       >0000         1,0       >0001 5508       >0001 5535       x/23       >FFFF       >0FFF       >0001         1,0       >0001 5508       >0001 5531       x/31       >FFFF       >001F         1,1       >0001 550A       >0001 5530       32/x       >FFFF       >0000         1,1       >0001 5508       >0001 5531       x/31       >FFFF       >0001         1,0 |  |  |  |  |  |  |  |  |

ľ

# MCVE

| Syntax            | MOVE *< <i>Rs</i> >+,< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Execution         | (field)*Rs → Rd<br>(Rs) + field size → Rs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|                   | 1 0 0 1 0 1 F Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Operands          | *Rs+ Source register (indirect with postincrement). The source operand location is the memory address contained in the specified register. The register is incremented after the move by the field size selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                   | Rd The destination location is the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0, FE0 parameters for the move.</li> <li>F=1 selects the FS1, FE1 parameters for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Description       | MOVE moves a field from the memory address contained in the source re-<br>gister to the destination register. The source register is incremented after<br>the MOVE by the field size selected. The source memory address is a bit<br>address and the field size for the move is 1-32 bits. When the field is moved<br>into the destination register, it is right justified and sign extended or zero<br>extended to 32 bits according to the value of FE for the particular F bit se-<br>lected. This instruction also performs an implicit compare to 0 of the field<br>data. The SETF instruction sets the field size and extension. The source<br>and destination registers must be in the same register file. |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the field-extended data moved to register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the field-extended data moved to register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |

Examples

Assume that memory contains the following values before instruction execution:

| Address | Data  |
|---------|-------|
| >15500  | >7770 |
| >15510  | >7777 |

Register A0 = >0001 5500

| <u>Code</u> |           | <u>Before</u> |             | <u>After</u>       |                     |               |
|-------------|-----------|---------------|-------------|--------------------|---------------------|---------------|
|             |           | FS0/1         | FE0/1       | A0                 | A1                  | NCZV          |
| MOVE        | *AO+,A1,1 | x/1           | x/0         | >0001 5501         | >0000 0000          | 0x10          |
| MOVE        | *A0+,A1,1 | x/5           | <b>x</b> /0 | >0001 5505         | > <b>0000 0</b> 010 | <b>0x00</b>   |
| MOVE        | *A0+,A1,0 | 5/x           | 1/x         | >0001 55 <b>05</b> | >FFFF FFF0          | 1 <b>x0</b> 0 |
| MOVE        | *A0+,A1,O | 12/x          | 0/x         | >0001 550C         | >0000 0770          | 0x00          |
| MOVE        | *A0+,A1,1 | x/12          | x/1         | >0001 550C         | >0000 0770          | 0x00          |
| MOVE        | *A0+,A1,0 | 18/x          | 1/x         | >0001 5512         | >FFFF 7770          | 1x00          |
| MOVE        | *A0+,A1,1 | x/18          | x/0         | >0001 5512         | >0003 7770          | 0x00          |
| MOVE        | *A0+,A1,0 | 27/x          | 0/x         | >0001 551B         | >0777 7770          | 0x00          |
| MOVE        | *A0+,A1,1 | x/27          | x/1         | >0001 551B         | >FF77 7770          | 1x00          |
| MOVE        | *A0+,A1,O | 31/x          | 1/x         | >0001 551F         | >F777 7770          | 1x00          |
| MOVE        | *A0+,A1,1 | x/31          | x/0         | >0001 551F         | >7777 7770          | 0 <b>x00</b>  |
| MOVE        | *A0+,A1,0 | 32/x          | x/x         | >0001 5520         | >7777 7770          | 0 <b>x0</b> 0 |

ľ

| MOVE        | Move Field - Indirect (Postincrement)<br>to Indirect (Postincrement) MOVE                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax      | <b>MOVE</b> *< <i>Rs</i> >+, *< <i>Rd</i> >+[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                         |  |  |  |
| Execution   | (field)*Rs → (field)*Rd<br>(Rs) + field size → Rs<br>(Rd) + field size → Rd                                                                                                                                                                                                                                                                                         |  |  |  |
| Encoding    | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                               |  |  |  |
|             | 1 0 0 1 1 0 F Rs R Rd                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Operands    | *Rs+ Source Register (indirect with postincrement). The source operand location is the memory address contained in the specified register. The register is incremented after the move by the field size selected.                                                                                                                                                   |  |  |  |
|             | *Rd+ Destination register (indirect with postincrement). The destination location is the memory address contained in the specified register. The register is postincremented after the move by the field size selected. If Rs and Rd specify the same register, then the destination location is the original contents of the register incremented by twice the FS. |  |  |  |
|             | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                           |  |  |  |
| Description | MOVE moves a field from the source memory address to the destination memory address. Both registers are incremented after the move by the field                                                                                                                                                                                                                     |  |  |  |

memory address. Both registers are incremented after the move by the field size selected. Both memory addresses are bit addresses and the field size for the move is 1-32 bits. The field size is determined by the value of FS for the F bit specified. The SETF instruction sets the field size and extension. If Rs and Rd specify the same register, the data read from the location pointed to by the original contents of Rs will be written to the location pointed to by the incremented value of Rs (Rd). The source and destination registers must be in the same register file.

Words

Machine States

See MOVE and MOVB Instructions Timing, Section 13.2.

Status Bits N Unaffected

- C Unaffected
  - Z Unaffected
  - V Unaffected

Examples

Assume that memory contains the following values before instruction execution:

| Address | Data  | Address | Data  |
|---------|-------|---------|-------|
| >15500  | >FFFF | >15530  | >0000 |
| >15510  | >FFFF | >15540  | >0000 |
| >15520  | >FFFF | >15550  | >0000 |

MOVE \*A0+,\*A1+,F

| B | efore       |             |        | <u>After</u>         |                             |                        |                |               |
|---|-------------|-------------|--------|----------------------|-----------------------------|------------------------|----------------|---------------|
| F | A0          | A1          | FS0/1  | A0                   | A1                          |                        |                | @>15550       |
| 1 | > 0001 5500 | > 0001 5530 | ) x/1  | > 0001 5501          | >0001 553E                  | >2000                  | >0000          | >0000         |
| 0 | > 0001 5505 | > 0001 5538 | 5/x    | >0001 550A           | >0001 553D                  | >1F <b>0</b> 0         | >00 <b>0</b> 0 | >0000         |
| 1 | >0001 550A  | >0001 553F  | x/10   | > 0001 5514          | > 0001 5549                 | >8000                  | >01FF          | >0000         |
| 0 | > 0001 550D | >0001 5530  | 19/x   | >0001 5520           | >0001 5543                  | > FF F F               | >0007          | >0000         |
| 1 | > 0001 5510 | > 0001 5532 | x/7    | > 0001 5517          | >0001 5539                  | >01 FC                 | >0000          | >0000         |
| 0 | > 0001 5511 | >0001 553A  | 13/x   | >0001 551E           | > 0001 5547                 | >FC00                  | >007F          | >0000         |
| 1 | >0001 5513  | >0001 553F  | x/8    | >0001 551B           | > <b>00</b> 01 5547         | > <b>8</b> 00 <b>0</b> | >007F          | >00 <b>00</b> |
| 0 | >0001 5510  | >0001 553A  | 28/x   | >0001 552C           | >00 <b>0</b> 1 555 <b>6</b> | > FC00                 | >FFFF          | >0 <b>03F</b> |
| 1 | >0001 5518  | > 0001 5534 | x/23   | > 00 <b>0</b> 1 552F | >0001 55 <b>4B</b>          | >FFF0                  | >07FF          | >0000         |
| 0 | > 0001 5510 | >0001 5530  | 31/x   | >0001 552F           | >0001 554F                  | > F F F F              | >7FFF          | >0000         |
| 1 | > 0001 5511 | >0001 5530  | ) x/31 | > 0001 5530          | > 0001 555C                 | >E000                  | >FF <b>F</b> F | >0FFF         |
| 0 | > 0001 5510 | >0001 553F  | 32/x   | >0001 55 <b>3</b> 0  | >0001 555F                  | > <b>8</b> 000         | >FFFF          | >7FFF         |
| 1 | >0001 5500  | >0001 5530  | x/32   | >0001 5520           | >0001 5550                  | >FFFF                  | >FFFF          | >0000         |

)

### Move Field - Indirect (Predecrement) MOVE to Register

| Syntax            | <b>MOVE</b> -*< <i>Rs</i> >,< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Execution         | (Rs) - field size → Rs<br>(field)*Rs → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                   | 1 0 1 0 0 1 F Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Operands          | -* <b>Rs</b> Source Register (indirect with predecrement). The source operand location is the memory address contained in the specified register decremented by the field size selected. This is also the final value for the register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                   | F is an optional operand; it defaults to 0.<br>F=0 selects the FS0, FE0 parameters for the move.<br>F=1 selects the FS1, FE1 parameters for the move.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Description       | MOVE moves a field from the memory address contained in the source re-<br>gister to the destination register. The source register is predecremented<br>before the move by the field size selected. The source memory address is<br>a bit address and the field size for the move is 1–32 bits. The field size is<br>determined by the value of FS for the F bit specified. The SETF instruction<br>sets the field size and extension. When the field is moved into the desti-<br>nation register, it is right justified and sign extended or zero extended to 32<br>bits according to the value of FE for the particular F bit selected. This in-<br>struction also performs an implicit compare to 0 of the field data. |  |  |  |  |
|                   | The source and destination registers must be in the same register file. If Rs and Rd are the same register, the pointer information is overwritten by the data fetched.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the field-extended data moved to register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the field-extended data moved to register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |

Examples

Assume that memory contains the following values before instruction execution:

| Address | Data  |
|---------|-------|
| >15500  | >7770 |
| >15510  | >7777 |

Register A0 = >00015520

Code Before After FS0/1 FE0/1 A0 NCZV A1 >0000 0000 >0001 551F 0x10 MOVE -\*A0,A1,1 x/1x/0MOVE -\*A0,A1,0 5/x 1/x>0001 551B >0000 000E 0x00 x/5 >0000 000E 0x00 MOVE -\*A0,A1,1 x/0 >0001 551 B 12/x0/x>0001 5514 >0000 0777 0x00 MOVE -\*A0,A1,0 x/12 >0001 5514 >0000 0777 0x00 -\*A0,A1,1 x/1 MOVE >0001 DDDD MOVE -\*A0,A1,0 18/x 1/x>0001 550E 0x00 x/18 >0001 550E >0001 DDDD 0x00 MOVE -\* A0, A1, 1 x/0 MOVE -\*A0,A1,0 27/x 0/x >0001 5505 >03BBBBBB 0x00 >0001 5505 >03BBBBBB 0x00 MOVE -\*A0,A1,1 x/27 x/1 >0001 5501 31/x >3BBBBBBB 0x00 MOVE -\*A0,A1,0 1/x>38B8B888 0x00 >0001 5501 MOVE -\*A0,A1,1 x/31 x/0 >0001 5500 >7777 7770 0x00 MOVE -\*A0,A1,0 32/x  $\mathbf{x}/\mathbf{x}$ 

| MOVE              | Move Byte - Indirect (Predecrement)<br>to Indirect (Predecrement) MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax            | <b>MOVE</b> -*< <i>Rs</i> >,-*< <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Execution         | (Rs) - field size → Rs<br>(Rd) - field size → Rd<br>(field)*Rs → (field)*Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       0       1       0       1       0       F       Rs       R       Rd                                                                                                                                                                                                                                                                                                                                                                                       |
| Operands          | -*Rs Source Register (indirect with predecrement). The source operand location is the memory address contained in the specified register decremented by the field size selected. This is also the final value for the register.                                                                                                                                                                                                                                                                                                                                                                           |
|                   | -*Rd Destination register (indirect with predecrement). The destination location is the memory address contained in the specified register decremented by the field size selected. This is also the final value for the register. If Rs and Rd specify the same register, then the destination location is the original contents decremented by twice the FS.                                                                                                                                                                                                                                             |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description       | MOVE moves a field from the source memory address to the destination memory address. Both registers are decremented before the move by the field size selected. Both memory addresses are bit addresses and the field size for the move is 1–32 bits. The field size is determined by the value of FS for the F bit specified. The SETF instruction sets the field size and extension. The source and destination registers must be in the same register file. If Rs and Rd are the same register, then the final contents of the register are its original contents decremented by twice the field size. |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Exa | mp | les |
|-----|----|-----|
|-----|----|-----|

Assume that memory contains the following values before instruction execution:

| Address | Data  | Address | Data  |
|---------|-------|---------|-------|
| >15500  | >FFFF | >15530  | >0000 |
| >15510  | >FFFF | >15540  | >0000 |
| >15520  | >FFFF | >15550  | >0000 |

MOVE -\*A0,-\*A1,F

| B             | <u>efore</u>                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |             | <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                 |                                                                                                 |                                                                                                                                     |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| F             | A0                                                                                                                                                                                                                                                            | A1                                                                                                                                                                               | FS0/1       | A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | @>15530                                                                                         | @>15540                                                                                         | @>15550                                                                                                                             |
| 1010101010101 | <pre>&gt; 0001 5501<br/>&gt; 0001 5505<br/>&gt; 0001 550A<br/>&gt; 0001 5513<br/>&gt; 0001 550B<br/>&gt; 0001 5517<br/>&gt; 0001 5517<br/>&gt; 0001 5517<br/>&gt; 0001 5529<br/>&gt; 0001 5527<br/>&gt; 0001 5527<br/>&gt; 0001 5527<br/>&gt; 0001 5527</pre> | > 0001 5531<br>> 0001 5539<br>> 0001 5544<br>> 0001 5552<br>> 0001 5537<br>> 0001 553D<br>> 0001 553D<br>> 0001 554C<br>> 0001 554C<br>> 0001 5550<br>> 0001 5550<br>> 0001 5550 | x/8<br>28/x | <ul> <li>&gt; 0001 5500</li> <li>&gt; 0001 5500</li> <li>&gt; 0001 5500</li> <li>&gt; 0001 5500</li> <li>&gt; 0001 5504</li> <li>&gt; 0001 550D</li> <li>&gt; 0001 550D</li> <li>&gt; 0001 550D</li> <li>&gt; 0001 5505</li> <li>&gt; 0001 5508</li> <li>&gt; 0001 5508</li> <li>&gt; 0001 5508</li> <li>&gt; 0001 5500</li> <li>&gt; 0001 5508</li> <li>&gt; 0001 5500</li> </ul> | <ul> <li>&gt; 0001 5530</li> <li>&gt; 0001 5534</li> <li>&gt; 0001 5534</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5536</li> <li>&gt; 0001 5536</li> <li>&gt; 0001 5531</li> <li>&gt; 0001 5531</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5531</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5530</li> <li>&gt; 0001 5530</li> </ul> | >0001<br>>01F0<br>>8000<br>>007F<br>>0FF0<br>>FFFF<br>>FFE0<br>>FFF0<br>>FFFC<br>>FFFF<br>>FFFF | >0000<br>>000F<br>>FFFF<br>>0000<br>>0000<br>>0000<br>>0FFF<br>>FFFF<br>>FFFF<br>>FFFF<br>>FFFF | >0000<br>>0000<br>>0003<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000 |

1

Ì

| MOVE                | Move Field - <i>Indirect with Displacement</i><br>to Register MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax<br>Execution | MOVE * <rs(displacement)>,&lt; Rd&gt;[,<f>]</f></rs(displacement)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                     | (field)*(Rs + Displacement) → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Encoding            | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0<br>1 0 1 1 0 1 F Bs B B Bd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                     | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Operands            | *Rs(Displacement)<br>Source register with displacement. The source operand location is<br>the memory address specified by the sum of the specified register<br>contents and the signed 16-bit displacement. The source displace-<br>ment is contained in the extension word following the instruction.                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                     | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0, FE0 parameters for the move.</li> <li>F=1 selects the FS1, FE1 parameters for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Description         | MOVE moves a field from the source memory address to the destination register. The source memory address is a bit address and is formed by adding the contents of the specified register to the signed 16-bit displacement. The field size for the above is 1-32 bits. When the field is moved into the destination register, it is right justified and sign extended or zero extended to 32 bits, according to the value of FE for the particular F bit selected. This instruction also performs an implicit compare to 0 of the field data. The SETF instruction sets the field size and extension. The source and destination registers must be in the same register file. |  |  |  |  |
| Words               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Machine<br>States   | See Section 13.2, MOVE and MOVB Instructions Timing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Status Bits         | <ul> <li>N 1 if the field-extended data moved to register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the field-extended data moved to register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

**Examples** Assume that memory contains the following values before instruction execution:

|             | Address<br>>15530<br>>15540<br>>15550 | Data<br>>3333<br>>4444<br>>5555 |         |     |                             |              |
|-------------|---------------------------------------|---------------------------------|---------|-----|-----------------------------|--------------|
| <u>Code</u> |                                       | Before                          |         |     | <u>After</u>                |              |
|             |                                       | A0                              | FS0/1 F |     | A1                          | NCZV         |
| MOVE        | *A0(>0000),A1,1                       | >0001 5530                      | x/1     | x/1 | >FFFF FFFF                  | 1 x 00       |
| MOVE        | *A0(>0003),A1,1                       | >0001 552F                      | x/2     | x/0 | >0000 0000                  | 0x10         |
| MOVE        | *A0(>0001),A1,O                       | >0001 552F                      | 5/x     | 0/x | >0000 0013                  | 0x00         |
| MOVE        | *A0(>000F),A1,0                       | >0001 552D                      | 8/x     | 1/x | >0000 0043                  | 0x00         |
| MOVE        | *A0(>0020),A1,1                       | >0001 551C                      | x/13    | x/0 | >0000 0443                  | 0x00         |
| MOVE        | *A0(>00FF),A1,0                       | >0001 5435                      | 16/x    | 1/x | >0000 4333                  | 0x00         |
| MOVE        | *A0(>0FFF),A1,0                       | >0001 4531                      | 19/x    | 1/x | >FFFC 3333                  | 1x00         |
| MOVE        | *AO(>7FFF),A1,1                       | >0000 D531                      | x/22    | x/1 | >0004 3333                  | 0x00         |
| MOVE        | *AO(>FFF2),A1,1                       | >0001 5540                      | x/25    | x/0 | >0111 0CCC                  | 0x00         |
| MOVE        | *AO(>8000),A1,0                       | >0001 D <b>5</b> 30             | 27/x    | 1/x | >F <b>C44</b> 3333          | 1 x 00       |
| MOVE        | *A0(>FFF0),A1,0                       | >0001 <b>554</b> 0              | 31/x    | 0/x | > <b>4444 3</b> 33 <b>3</b> | 0 <b>x00</b> |
| MOVE        | *AO(>FFEO),A1,1                       | >0 <b>0</b> 01 <b>555</b> 8     | x/31    | x/1 | >D544 4433                  | 1x00         |
| MOVE        | *A0(>FFEC),A1,0                       | >0001 554D                      | 32/x    | 0/x | >AAA2 2219                  | 1x00         |
| MOVE        | *A0(>001D),A1,0                       | >0001 5520                      | 32/x    | 1/x | >AAAA 2221                  | 1x00         |
| MOVE        | *A0(>0020),A1,1                       | >0001 5520                      | x/32    | x/0 | >5555 4444                  | 0x00         |
|             | 110 (1 0 0 1 0 / / 11 1 / 1           |                                 | , •••   | , + |                             |              |

1

| MOVE              | Move Field - Indirect with Displacement<br>to Indirect (Postincrement) MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax            | <b>MOVE</b> *< <i>Rs(Displacement)</i> >, *< <i>Rd</i> >+[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Execution         | (field)*Rs(Displacement) → (field)*Rd<br>(Rd) + field size → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Encoding          | <u>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                   | 1 1 0 1 0 0 F Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                   | Displacement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Operands          | *Rs(Displacement)<br>Source register with displacement. The source operand location is<br>the memory address specified by the sum of the source register<br>contents and the signed 16-bit displacement, contained in the ex-<br>tension word following the instruction.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                   | *Rd+<br>Destination register (indirect with postincrement). The destination<br>location is the memory address contained in the specified register.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Description       | MOVE moves a field from the source memory address to the destination<br>memory address contained in the destination register; both the source and<br>destination memory addresses are bit addresses. The source memory ad-<br>dress is formed by adding the contents of the source register to the signed<br>16-bit displacement. The destination register is incremented following the<br>move by the field size selected. The field size for the move is 1–32 bits.<br>The SETF instruction sets the field size and extension. The source and<br>destination registers must be in the same register file. |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

| Examples                                                                                                                                                                     | Assume that cution:                                                                                                                                      | memory contain                                                                                                                                                                                                                                                                                                                                                                                                                           | ns the follow                                                                                                                                                              | ing values b                                                                                                                                                                                           | efore instru                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | uction exe-                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                              | Address<br>>15500<br>>15510<br>>15520                                                                                                                    | Data<br>>0000<br>>0000<br>>0000                                                                                                                                                                                                                                                                                                                                                                                                          | Address<br>>15530<br>>15540<br>>15550                                                                                                                                      | ) >3:<br>) >44                                                                                                                                                                                         | <b>ata</b><br>333<br>444<br>555                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                               |
| <u>Code</u>                                                                                                                                                                  |                                                                                                                                                          | <b>Before</b>                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                            | <u>After</u>                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                              |                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                            | a                                                                                                                                                                                                      | <b>)</b> >15500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | @>15520                                                                                                                                                                                                                                                                       |
| MOVE *A0(>00<br>MOVE *A0(>00<br>MOVE *A0(>00<br>MOVE *A0(>07<br>MOVE *A0(>7F<br>MOVE *A0(>7F<br>MOVE *A0(>FF<br>MOVE *A0(>FF<br>MOVE *A0(>FF<br>MOVE *A0(>FF<br>MOVE *A0(>FF | 00),A1+,1<br>01),A1+,1<br>0F),A1+,1<br>FF),A1+,1<br>FF),A1+,1<br>FF),A1+,1<br>FF),A1+,1<br>FC),A1+,1<br>FO),A1+,1<br>EC),A1+,1<br>1D),A1+,1<br>20),A1+,1 | $\begin{array}{cccc} A0 & A' \\ > 00015530 &> 00 \\ > 0001552F &> 00 \\ > 0001551C &> 00 \\ > 0001551C &> 00 \\ > 00015535 &> 00 \\ > 00015531 &> 00 \\ > 00015531 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015540 &> 00 \\ > 00015520 &> 00 \\ > 00015520 &> 00 \\ > 00015520 &> 00 \\ \end{array}$ | 0015500 x/1<br>0015504 5/x<br>001550C 8/x<br>001550C x/13<br>001550C 16/x<br>0015500 x/25<br>0015500 x/25<br>0015500 x/25<br>0015500 327/x<br>001550A 32/x<br>001550A 32/x | A1<br>> 00015501<br>> 00015509<br>> 00015514<br>> 00015514<br>> 00015512<br>> 00015512<br>> 00015519<br>> 00015518<br>> 00015518<br>> 00015524<br>> 00015528<br>> 00015520<br>> 00015530<br>> 00015530 | >0001 >00<br>>0130 >00<br>>3000 >00<br>>300 >00<br>>300 >00<br>>300 >00<br>>300 >00<br>>40<br>>000 >20<br>>40<br>>000 >20<br>>20<br>>40<br>>000 >20<br>>40<br>>000 >20<br>>20<br>>40<br>>000 >20<br>>20<br>>000 >20<br>>00<br>>00<br>>00<br>>00<br>>00<br>>00<br>>00<br>>00<br>>00 | 000         >0000           004         >0000           088         >0000           333         >0004           433         >0000           233         >0004           433         >0000           221         >0000           888         >0000           444         >0055 |

| MOVE        | Move Field - Indirect with Displacement<br>to Indirect with Displacement MOVE                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax      | <b>MOVE</b> *< <i>Rs(Displacement)</i> >, *< <i>Rd</i> >(Displacement)>[,< <i>F</i> >]                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Execution   | $(field)^*Rs(Displacement) \rightarrow (field)^*Rd(Displacement)$                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Encoding    | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|             | 1 0 1 1 1 0 F · Rs R Rd                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|             | Source Displacement                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|             | Destination Displacement                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Operands    | *Rs(Displacement)<br>Source register with displacement. The source operand location is<br>the memory address specified by the sum of the specified register<br>contents and the signed 16-bit displacement, contained in the first<br>of two extension words following the instruction.                                                                                                                                                         |  |  |  |  |  |
|             | *Rd(Displacement)<br>Destination register with displacement. The destination location is<br>the memory address specified by the sum of the specified register<br>contents and the signed 16-bit displacement, contained in the sec-<br>ond of two extension words following the instruction.                                                                                                                                                    |  |  |  |  |  |
|             | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Description | MOVE moves a field from the source memory address to the destination memory address. Both the source and destination memory addresses are bit addresses and are formed by adding the contents of the specified register to its respective signed 16-bit displacement. The field size for the move is 1–32 bits. The SETF instruction sets the field size and extension. The source and destination registers must be in the same register file. |  |  |  |  |  |
| Words       | 3                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

Words

Machine See MOVE and MOVB Instructions Timing, Section 13.2. States

- **Status Bits** N Unaffected
  - Unaffected Unaffected Unaffected C Z V

| Examples                                                                                                                                                     | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                  |                                                                                                                                                                       |                                                                                                                                                                                                              |                                                                                                          |                                                                                                                                                                                                                                |                                                                                                                   |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                                              | Address<br>>15500<br>>15510<br>>15520                                                                                                                                                                                | Data<br>>0000<br>>0000<br>>0000                                                                                                                                       | Address<br>>15530<br>>15540<br>>15550                                                                                                                                                                        | Da<br>>333<br>>444<br>>55                                                                                | 33<br>44                                                                                                                                                                                                                       |                                                                                                                   |  |  |
| Before                                                                                                                                                       |                                                                                                                                                                                                                      | <u>After</u>                                                                                                                                                          |                                                                                                                                                                                                              |                                                                                                          |                                                                                                                                                                                                                                |                                                                                                                   |  |  |
|                                                                                                                                                              |                                                                                                                                                                                                                      |                                                                                                                                                                       |                                                                                                                                                                                                              | 0                                                                                                        | <b>∂</b> >15500                                                                                                                                                                                                                | @>15520                                                                                                           |  |  |
| MOVE *A0(>00<br>MOVE *A0(>00<br>MOVE *A0(>00<br>MOVE *A0(>00<br>MOVE *A0(>07<br>MOVE *A0(>7F<br>MOVE *A0(>FF<br>MOVE *A0(>FF<br>MOVE *A0(>FF<br>MOVE *A0(>FF | 00),*A1(>0000)<br>01),*A1(>0000)<br>0F),*A1(>000F)<br>20),*A1(>001D)<br>FF),*A1(>FFF8)<br>FF),*A1(>FFF8)<br>FF),*A1(>FFF8)<br>FF),*A1(>FFF8)<br>00),*A1(>0010)<br>F0),*A1(>0010)<br>E0),*A1(>FFE0)<br>1D),*A1(>0020) | ,0 > 0001552F<br>,0 > 0001552D<br>,1 > 0001551C<br>,0 > 00015435<br>,0 > 00014531<br>,1 > 0000531<br>,1 > 00015540<br>,0 > 00015540<br>,0 > 00015588<br>,0 > 00015584 | <pre>&gt; 00015500<br/>&gt; 00015504<br/>&gt; 000154FD<br/>&gt; 00015514<br/>&gt; 00015514<br/>&gt; 00014511<br/>&gt; 00010508<br/>&gt; 00000501<br/>&gt; 000154E3<br/>&gt; 000154E3<br/>&gt; 00015528</pre> | 5/x ><br>8/x ><br>x/13 ><br>16/x ><br>19/x ><br>x/22 ><br>x/25 ><br>27/x ><br>31/x ><br>x/31 ><br>32/x > | <pre>@&gt;155 &gt;0001 &gt;0000 &gt;0130 &gt;0000 &gt;3000 &gt;0004 &gt;6000 &gt;0088 &gt;3000 &gt;0433 &gt;0000 &gt;3333 &gt;0CCC &gt;0111 &gt;9998 &gt;2221 &gt;6666 &gt;8888 &gt;3300 &gt;4444 &gt;3200 &gt;24444&lt;</pre> | >0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0005<br>>0155 |  |  |

### MOVE Move Field - Absolute to Register MOVE

| Syntax                           | MOVE @ <saddress>,<rd>[,<f>]</f></rd></saddress>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution                        | (field)@SAddress → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Encoding                         | <u>15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                  | 0 0 0 0 0 1 F 1 1 0 1 R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                  | Source Address (LSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                  | Source Address (MSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Operands                         | SAddress<br>Source address. The source operand location is the linear memory<br>address contained in the two extension words following the in-<br>struction. It is 1-32 bits in size.                                                                                                                                                                                                                                                                                                                           |
|                                  | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0, FE0 parameters for the move.</li> <li>F=1 selects the FS1, FE1 parameters for the move.</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| Description                      | MOVE moves a field from the source memory address to the destination register. The specified source memory address is a bit address and the field size for the move is 1–32 bits. When the field is moved into the destination register, it is right justified and sign extended or zero extended to 32 bits according to the value of FE for the particular F bit selected. This instruction also performs an implicit compare to 0 of the field data. The SETF instruction sets the field size and extension. |
| Words                            | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Machine<br>States<br>Status Bits | <ul> <li>See MOVE and MOVB Instructions Timing, Section 13.2.</li> <li>N 1 if the field-extended data moved to register is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the field-extended data moved to register is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                                                                                                                                                                    |
|                                  | V U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### Examples

Assume that memory contains the following values before instruction execution:

| Addre:<br>>155<br>>155               | 00 >7770                                                                                                                                           |                                                        |                                                            |                                                                                                      |                                                              |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| <u>Code</u>                          |                                                                                                                                                    | <u>Before</u>                                          |                                                            | <u>After</u>                                                                                         |                                                              |
| MOVE<br>MOVE<br>MOVE<br>MOVE<br>MOVE | <pre>@&gt;15500,A1,1<br/>@&gt;15500,A1,0<br/>@&gt;15503,A1,1<br/>@&gt;15500,A1,0<br/>@&gt;15500,A1,1<br/>@&gt;15504,A1,0<br/>@&gt;15500,A1,1</pre> | FE0/1<br>x/0<br>0/x<br>x/1<br>0/x<br>x/1<br>1/x<br>x/0 | FS0/1<br>x/1<br>5/x<br>x/5<br>12/x<br>x/12<br>18/x<br>x/18 | A1<br>>0000 0000<br>>0000 0010<br>>0000 000E<br>>0000 0770<br>>FFFF FBBB<br>>FFFF 7777<br>>0003 7770 | NCZV<br>0x10<br>0x00<br>0x00<br>0x00<br>1x00<br>1x00<br>0x00 |
| MOVE<br>MOVE<br>MOVE                 | <pre>@&gt;15500,A1,0<br/>@&gt;15500,A1,1<br/>@&gt;15501,A1,0<br/>@&gt;15501,A1,1<br/>@&gt;15500,A1,0</pre>                                         | 0/x<br>x/1<br>0/x<br>x/1<br>x/x                        | 27/x<br>x/27<br>30/x<br>x/30<br>32/x                       | >0777 7770<br>>FF77 7770<br>>3BBB BBB8<br>>FBBB BBB8<br>>7777 7770                                   | 0x00<br>1x00<br>0x00<br>1x00<br>0x00                         |

| MOVE              | Move Field - Absolute to Indirect<br>(Postincrement) MOVE                                                                                                                                                                                                                                                                                                                                       |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax            | MOVE @ <saddress>, *<rd>+[,F]</rd></saddress>                                                                                                                                                                                                                                                                                                                                                   |
| Execution         | (field)@SAddress → (field)*Rd<br>(Rd) + field size → Rd                                                                                                                                                                                                                                                                                                                                         |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                           |
|                   | 1 1 0 1 0 1 F 0 0 0 0 R Rd<br>Source Address (LSW)                                                                                                                                                                                                                                                                                                                                              |
|                   | Source Address (LSW)                                                                                                                                                                                                                                                                                                                                                                            |
| Operands          | SAddress<br>Source address. The source operand location is the linear memory<br>address contained in the two extension words following the in-<br>struction.                                                                                                                                                                                                                                    |
|                   | *Rd+<br>Destination register (indirect with postincrement). The destination<br>location is the memory address contained in the specified register.                                                                                                                                                                                                                                              |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                                                                                                                                                                                       |
| Description       | MOVE moves a field from the source memory address to the memory ad-<br>dress contained in the destination register. The source memory address is<br>contained in the two extension words following the instruction. The des-<br>tination register is incremented following the move by the field size se-<br>lected. The source and destination registers must be in the same register<br>file. |
| Words             | 5                                                                                                                                                                                                                                                                                                                                                                                               |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                                                                                                                                                                                            |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                              |

.

| Examples                                                                                                                                                                                                                                                                                                                                                                                    | Assume that memo cution:                                                                                                                                                                                 | ry contains t                                                                                                              | the following va                                                                                                                      | lues before                                                                                                                | instruction exe-                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                             | >15500 ><br>>15510 >                                                                                                                                                                                     | Data<br>FFFF<br>FFFF                                                                                                       | Address<br>>15530<br>>15540                                                                                                           | Data<br>>0000<br>>0000                                                                                                     |                                                                                                                                                               |
| Code                                                                                                                                                                                                                                                                                                                                                                                        | >15520 ><br><u>Before</u>                                                                                                                                                                                | FFFF                                                                                                                       | >15550<br><u>After</u>                                                                                                                | >0000                                                                                                                      |                                                                                                                                                               |
| MOVE         @15500           MOVE         @15500 | A0<br>),A1+,1 > 00015530<br>),A1+,0 > 00015534<br>),A1+,1 > 0001553A<br>),A1+,0 > 00015530<br>1,A1+,0 > 00015530<br>),A1+,1 > 00015530<br>),A1+,1 > 00015536<br>),A1+,1 > 00015535<br>3,A1+,0 > 00015535 | > 00015539<br>> 00015544<br>> 00015552<br>> 00015537<br>> 00015530<br>> 00015536<br>> 0001554C<br>> 0001554D<br>> 00015555 | 5/x >0001<br>x/10 >0001<br>19/x >0001<br>x/7 >0001<br>13/x >0001<br>x/8 >0001<br>28/x >0001<br>28/x >0001<br>x/23 >0001<br>31/x >0001 | 5539 >01F0<br>5544 >FC00<br>5552 >8000<br>5537 >007F<br>5530 >1FFF<br>5536 >0FF0<br>554C >FFFF<br>554D >FFE0<br>5555 >FFC0 | @>15510<br>>0000 >0000<br>>0000 >0000<br>>FFFF >0003<br>>0000 >0000<br>>0000 >0000<br>>0000 >0000<br>>0000 >0000<br>>0000 >0000<br>>0FFF >0000<br>>FFFF >001F |
| MOVE @1550A                                                                                                                                                                                                                                                                                                                                                                                 | 8,A1+,1 >00015531<br>A,A1+,0 >00015530<br>D,A1+,1 >0001553A                                                                                                                                              |                                                                                                                            | 32/x > 0001                                                                                                                           | 5550 >FFFF                                                                                                                 | >FFFF >0000<br>>FFFF >0000<br>>FFFF >03FF                                                                                                                     |

١

## MOVE Move Field - Absolute to Absolute

| Syntax            | <b>MOVE</b> @ <saddress>, @<daddress>[,<f>]</f></daddress></saddress>                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | (field)@SAddress → (field)@DAddress                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 0 1 F 1 1 1 0 0 0 0 0                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Source Address (LSW)                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Source Address (MSW)                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Destination Address (LSW)                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Destination Address (MSW)                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
| Operands          | SAddress<br>Source address. The source operand location is the linear memory<br>address contained in the first set of two extension words following<br>the instruction.                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | DAddress<br>Destination address. The destination location is the linear memory<br>address contained in the second set of two extension words follow-<br>ing the instruction.                                                       |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | <ul> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects the FS0 parameter for the move.</li> <li>F=1 selects the FS1 parameter for the move.</li> </ul>                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | MOVE moves a field from the source memory address to the destination memory address. Both memory addresses are bit addresses and the field size for the move is 1–32 bits. The SETF instruction sets the field size and extension. |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 5                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | See MOVE and MOVB Instructions Timing, Section 13.2.                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |

#### **Examples** Assume that memory contains the following values before instruction execution:

| Address | Data  |
|---------|-------|
| >15500  | >FFFF |
| >15510  | >FFFF |
| >15520  | >FFFF |
| >15530  | >0000 |
| >15540  | >0000 |
| >15550  | >0000 |

| <u>Co</u> | de                | <b>Before</b> | <u>After</u> |         |         |
|-----------|-------------------|---------------|--------------|---------|---------|
|           |                   | FS0/1         | @>15530      | @>15540 | @>15550 |
| MOVE      | @>15500,@>15530,1 | x/1           | >0001        | >0000   | >0000   |
| MOVE      | @>15500,@>15534,0 | 5/x           | >01F0        | >0000   | >0000   |
| MOVE      | @>15500,@>1553A,1 | x/10          | >FC00        | >000F   | >0000   |
| MOVE      | @>15500,@>1553F,0 | 19/x          | >8000        | >FFFF   | >0003   |
| MOVE      | @>15504,@>15530,1 | x/7           | >007F        | >0000   | >0000   |
| MOVE      | @>1550A,@>15530,0 | 13/x          | >1FFF        | >0000   | >0000   |
| MOVE      | @>1550D,@>15534,1 | x/8           | >0FF0        | >0000   | >0000   |
| MOVE      | @>1550D,@>15530,0 | 28/x          | >FFFF        | >0FFF   | >0000   |
| MOVE      | @>15505,@>15535,1 | x/23          | >FFE0        | >0FFF   | >0000   |
| MOVE      | @>15508,@>15536,0 | 31/x          | >FFC0        | >FFFF   | >001F   |
| MOVE      | @>15508,@>15531,1 | x/31          | >FFFE        | >FFFF   | >0000   |
| MOVE      | @>1550A,@>15530,0 | 32/x          | >FFFF        | >FFFF   | >0000   |
| MOVE      | @>15500,@>1553A,0 | x/32          | >FC00        | >FFFF   | >03FF   |

•

## Move Immediate - 16 Bits

MOVI

| Syntax            | MOVI , <rd>[,W]</rd>                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | IW → Rd                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       0       0       1       1       0       R       Rd         IW                            |  |  |  |  |  |  |  |  |  |  |  |  |
| Operands          | IW is a 16-bit immediate value.                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | MOVI stores a 16-bit, sign-extended immediate value in the destination register.                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | The assembler will use the short form if the immediate value has been pre-<br>viously defined and is in the range $-32,768 \le IW \le 32,767$ . You can force<br>the assembler to use the short form by following the register specification<br>with <b>,W</b> : |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | MOVI IW,Rd,W                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | The assembler will truncate the upper bits and issue an appropriate warning message.                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 2,8                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the data being moved is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the data being moved is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u> <u>After</u>                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | A0NCZVMOVI32767,A0>0000 7FFF0x00MOVI1,A0>0000 00010x00MOVI0,A0>0000 00000x10MOVI-1,A0>FFFF FFFF1x00MOVI-32768,A0>FFFF 80001x00MOVI>0000,A0>0000 00000x10MOVI>7FFF,A0>0000 7FFF0x00                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |

MOVI Move Immediate - 32 Bits

MOVI

| Syntax            | MOVI , <rd>[,L]</rd>                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | IL → Rd                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       1       1       1       R       Rd                                |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | IL (LSW)<br>IL (MSW)                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
| Operands          | IL is a 32-bit immediate value.                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | MOVI stores a 32-bit immediate value in the destination register. The as-<br>sembler will use this opcode if it cannot use the MOVI IW, Rd opcode,<br>or if the long opcode is forced by following the register specification with<br>,L: |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | MOVI IL, Rd, L                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the data being moved is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the data being moved is 0, 0 otherwise.</li> <li>V 0</li> </ul>                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |
| Examples          | Code <u>After</u>                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | A0NCZVMOVI2147483647,A0>7FFF FFFF0x00MOVI32768,A0>0000 80000x00MOVI-32769,A0>FFFF 7FFF1x00MOVI-2147483648,A0>8000 00001x00MOVI>8000,A0>0000 80000x00MOVI>FFFFFFFF,A0>FFFF FFFF1x00MOVI>FFFF,A0,L>FFFF FFFF1x00                            |  |  |  |  |  |  |  |  |  |  |  |  |

,

MOVK Move Constant (5 Bits) MOVK

| Syntax            | MOVK <k>,<rd></rd></k>                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | $K \rightarrow Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                   | 0 0 0 1 1 0 K R Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Operands          | K is a constant from 1 to 32.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Description       | MOVK stores a 5-bit constant in the destination register. The constant is treated as an unsigned number in the range 1–32, where $K = 0$ in the opcode corresponds to a value of 32. The resulting constant value is zero extended to 32 bits. Note that you cannot set a register to 0 with this instruction. You can clear a register by XORing the register with itself; use CLR Rd (an alternate mnemonic for XOR) to accomplish this. Both these methods alter the Z bit (set it to 1). |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                           |
| Examples          | <u>Code</u> <u>After</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                   | A0<br>MOVK 1,A0 >0000 0001<br>MOVK 8,A0 >0000 0008<br>MOVK 16,A0 >0000 0010<br>MOVK 32,A0 >0000 0020                                                                                                                                                                                                                                                                                                                                                                                         |

.

Move X Half of Register MOVX

| Syntax            | MOVX <rs>,&lt;</rs>                                                                                                                                            | Rd>                                          |                                              |                                                  |  |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | $(RsX) \rightarrow RdX$                                                                                                                                        |                                              |                                              |                                                  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12                                                                                                                                                    | 11 10 9                                      | 8 7 6 5                                      |                                                  |  |  |  |  |  |  |  |  |  |
|                   | 1 1 1 0                                                                                                                                                        | 1 1 0                                        | Rs                                           | R Rd                                             |  |  |  |  |  |  |  |  |  |
| Description       |                                                                                                                                                                |                                              |                                              | I6 LSBs) to the X half of isters are unaffected. |  |  |  |  |  |  |  |  |  |
|                   | MOVX and MOVY instructions can be used for handling packed 16-bit quantities and XY addresses. The RL instruction can be used to swap the contents of X and Y. |                                              |                                              |                                                  |  |  |  |  |  |  |  |  |  |
|                   | The source and de                                                                                                                                              | estination regist                            | ers must be in th                            | ne same register file.                           |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                              |                                              |                                              |                                                  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                            |                                              |                                              |                                                  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                             |                                              |                                              |                                                  |  |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                    | <b>Before</b>                                |                                              | <u>After</u>                                     |  |  |  |  |  |  |  |  |  |
|                   | MOVX A0,A1<br>MOVX A0,A1<br>MOVX A0,A1                                                                                                                         | A0<br>>0000 0000<br>>1234 5678<br>>FFFF FFFF | A1<br>>FFFF FFFF<br>>0000 0000<br>>0000 0000 | A1<br>>FFFF 0000<br>>0000 5678<br>>0000 FFFF     |  |  |  |  |  |  |  |  |  |

.

MOVY Move Y Half of Register MOVY

| Syntax            | MOVY < <i>Rs</i> >,<,                                                                                                                                          | Rd>                                                 |                                              |                                                |  |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | (RsY) → RdY                                                                                                                                                    |                                                     |                                              |                                                |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12                                                                                                                                                    |                                                     | 8 7 6 5                                      | 4 3 2 1 0                                      |  |  |  |  |  |  |  |  |  |
|                   | 1 1 1 0                                                                                                                                                        | 1 1 1                                               | Rs                                           | R Rd                                           |  |  |  |  |  |  |  |  |  |
| Description       |                                                                                                                                                                |                                                     |                                              | B MSBs) to the Y half of sters are unaffected. |  |  |  |  |  |  |  |  |  |
|                   | MOVX and MOVY instructions can be used for handling packed 16-bit quantities and XY addresses. The RL instruction can be used to swap the contents of X and Y. |                                                     |                                              |                                                |  |  |  |  |  |  |  |  |  |
|                   | The source and de                                                                                                                                              | stination registe                                   | ers must be in the                           | e same register file.                          |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                              |                                                     |                                              |                                                |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                            |                                                     |                                              |                                                |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul><li>N Unaffected</li><li>C Unaffected</li><li>Z Unaffected</li><li>V Unaffected</li></ul>                                                                  |                                                     |                                              |                                                |  |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                    | <u>Before</u>                                       |                                              | After                                          |  |  |  |  |  |  |  |  |  |
|                   | MOVY A0,A1<br>MOVY A0,A1<br>MOVY A0,A1                                                                                                                         | <b>A0</b><br>>0000 0000<br>>1234 5678<br>>FFFF FFFF | A1<br>>FFFF FFFF<br>>0000 0000<br>>0000 0000 | A1<br>>0000 FFFF<br>>1234 0000<br>>FFFF 0000   |  |  |  |  |  |  |  |  |  |

Multiply Registers - Signed MPYS

| Syntax | MPYS | <rs>,<rd></rd></rs> |
|--------|------|---------------------|
|--------|------|---------------------|

Rd Even: (Rs)  $\times$  (Rd)  $\rightarrow$  Rd:Rd+1 Execution Rd Odd: (Rs)  $\times$  (Rd)  $\rightarrow$  Rd

| Encoding | 15 | 14 | 13 | 12 | 11 | 10_ | 9 | 8 | 7 | 6  | 5_ | 4 | 3 | 2 | 1  | 0 |
|----------|----|----|----|----|----|-----|---|---|---|----|----|---|---|---|----|---|
|          | 0  | 1  | 0  | 1  | 1  | 1   | 0 |   | F | ls |    | R |   | F | ld |   |

Description There are two cases:

> Rd Even MPYS performs a signed multiply of the source register by the destination register, and stores the 64-bit result in the two consecutive registers starting at the destination register. The 32 MSBs of the result are stored in the specified even-numbered destination register. The 32 LSBs of the result are stored in the next consecutive register, which is odd-numbered. Avoid using A14 or B14 as the destination register, since this overwrite the SP. The assembler will issue a warning in this case.

> Rd Odd Perform a signed multiply of the source register by the destination register, and store the 32 LSBs of the result in the destination register. Note that overflows are not detected. The Z and N bits are set on the full 64-bit result, even though only the lower 32 bits are stored in Rd.

> FS1 controls the width of the multiply; the portion of Rs by which Rd is multiplied is determined by FS1. FS1 should be even. If FS1 is odd, MPYS will produce unpredictable results. The MSB of the source operand field supplies the source operand's sign. The source and destination registers must be in the same register file.

Words

States

Machine 20,23

1

Status Bits

- N 1 if the result is negative, 0 otherwise.
  - С Unaffected
  - ž 1 if the result is 0, 0 otherwise.
  - Unaffected

#### Examples MPYS A1, AO

| <b>Before</b>                                                                                                                                                             |                                                                                                                                                                                                                      |                                                                                          | <u>After</u>                                                                                                                                                                             |                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0<br>>0000 0000<br>>0000 0000<br>>7FFF FFF<br>>FFFF FFFF<br>>7FFF 0000<br>>7FFF 0000<br>>7FFF 0000<br>>FFFF FFFF<br>>8000 0000<br>>FFFF FFFF<br>>8000 0000<br>>8000 0001 | A1<br>>0000 0000<br>>7FFF FFFF<br>>0000 0000<br>>0000 0000<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>7FFF FFFF<br>>7FFF 0000<br>>FFFF FFFF<br>>8000 0000<br>>8000 0000 | <b>FS1</b> 32 32 32 32 32 32 32 32 32 32 32 32 32                                        | A0<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>0000 007F<br>>0000 7FFF<br>>FFFF FFFF<br>>C000 007F<br>>FFFF 8001<br>>0000 0000<br>>4000 0000<br>>3FFF FFFF | A1<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>0000 0000<br>>7FFF 0000<br>>FFF0 0000<br>>FFFF FFFF<br>>8000 0000<br>>0000 0000<br>>1000 0000<br>>0000 0000<br>>8000 0000 | NCZ V<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×0x<br>0×0x<br>0×0x<br>1×0x<br>1×0x<br>1×0x<br>1×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×1x<br>0×0x<br>0×1x<br>0×1x<br>0×1x<br>0×0x<br>0×1x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x<br>0×0x |
| MPYS A0,A1                                                                                                                                                                |                                                                                                                                                                                                                      |                                                                                          |                                                                                                                                                                                          |                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <u>Before</u>                                                                                                                                                             |                                                                                                                                                                                                                      |                                                                                          | <u>After</u>                                                                                                                                                                             |                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A0<br>>0000 0000<br>>FFFF FFF<br>>0000 0000<br>>7FFF 0000<br>>7FFF 0000<br>>FFFF 0000<br>>FFFF FFF<br>>FFFF 0000<br>>FFFF FFF<br>>8000 0001<br>>8000 0000                 | A1<br>>0000 0000<br>>07FF FFFF<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>1000 0000<br>>7FFF 0000<br>>FFFF FFFF<br>>8000 0000<br>>8000 0000                                                                       | <b>FS1</b><br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32 | A0<br>>0000 0000<br>>FFFF FFFF<br>>0000 0000<br>>007F FF00<br>>007F FF00<br>>07F FF00<br>>FFFF FFFF<br>>FFFF 0000<br>>FFFF FFFF<br>>8000 0001<br>>8000 0000                              | A1<br>>0000 0000<br>>0000 0000<br>>7FFF 0000<br>>FF00 0000<br>>FFF0 0000<br>>0000 0000<br>>FFFF FFFF<br>>0000 0000<br>>1000 0000<br>>8000 0000                             | NCZ V<br>0x1x<br>0x1x<br>0x0x<br>0x0x<br>0x0x<br>1x0x<br>1x0x<br>1x0x<br>0x0x<br>0x0x<br>0x0x<br>0x1x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### Multiply Registers - Unsigned MPYU

| Syntax | MPYU | <rs>,<rd></rd></rs>   |
|--------|------|-----------------------|
| Oyntax |      | ~//3~, ~// <i>U</i> ~ |

Execution Rd Even: (Rs)  $\times$  (Rd)  $\rightarrow$  Rd:Rd+1 Rd Odd: (Rs)  $\times$  (Rd)  $\rightarrow$  Rd

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---|
|          | 0  | 1  | 0  | 1  | 1  | 1  | 1 |   | F | ls |   | R |   | R | d |   |

Description There are two cases:

> Rd Even MPYU performs an unsigned multiply of the source register by the destination register, and stores the 64-bit result in the two consecutive registers starting at the destination register. The 32 MSBs of the result are stored in the specified even-numbered destination register. The 32 LSBs of the result are stored in the next consecutive register, which is odd-numbered. Avoid using A14 or B14 as the destination register, since this overwrites the SP. The assembler will issue a warning in this case.

> Rd Odd Perform an unsigned multiply of the source register by the destination register, and store the 32 LSBs of the result in the destination register. Note that overflows are not detected. The Z and N bits are set on the full 64-bit result, even though only the lower 32 bits are stored in Rd.

> FS1 controls the width of the multiply; the portion of Rs by which Rd is multiplied is determined by FS1. FS1 should be even. If FS1 is odd, MPYS will produce unpredictable results.

The source and destination registers must be in the same register file.

Words

Machine

21.24 States

Status Bits N Unaffected

1

- С Unaffected
- Ζ 1 if the result is 0, 0 otherwise.
- v Unaffected

Examples MPYU A1,AO

#### Before

After A0 FS1 Α0 A1 NCZV A1 >0000 0000 >0000 0000 32 >0000 0000 >0000 0000 xx1x>0000 0000 >FFFF FFFF 32 >0000 0000 >0000 0000  $x \times 1 x$ >FFFF FFFF >0000 0000 32 >0000 0000 >0000 0000  $1 \times 1 \times 1$ >FFFF 0000 >1000 0000 32 >0000 0000 >FFFF 0000 xx0x >FFFF 0000 >1000 0000 >0000 00FF >FF00 0000 32  $x \times 0 x$ >FFFF 0000 >1000 0000 32 >0000 FFFF >0000 0000 xx0x MPYU A0,A1

#### Before

| Before     |            |     | <u>After</u> |            |         |
|------------|------------|-----|--------------|------------|---------|
| A0         | A1         | FS1 | A0           | A1         | NCZV    |
| >0000 0000 | >0000 0000 | 32  | >0000 0000   | >0000 0000 | xx1x    |
| >FFFF FFFF | >0000 0000 | 32  | >FFFF FFFF   | >0000 0000 | xx1x    |
| >0000 0000 | >FFFF FFFF | 32  | >0000 0000   | >0000 0000 | 1x1x    |
| >FFFF 0000 | >1000 0000 | 32  | >00FF FF00   | >FFFF 0000 | x x O x |
| >FFFF 0000 | >1000 0000 | 32  | >00FF FF00   | >FF00 0000 | x x 0 x |
| >FFFF 0000 | >1000 0000 | 32  | >00FF FF00   | >0000 0000 | x x 0 x |

### NEG

Negate Register

NEG

| Syntax            | NEG < <i>Rd</i> >                    |                                                                                              |                                                      |                                                                          |                             |        |         |          |
|-------------------|--------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------|--------|---------|----------|
| Execution         | -(Rd) → Rd                           |                                                                                              |                                                      |                                                                          |                             |        |         |          |
| Encoding          | 15 14 13<br>0 0 0                    | 12 11 10 9<br>0 0 0                                                                          | 8 7<br>1 1 1                                         | 6 5<br>0 1                                                               | 4<br>R                      | 3      | 2<br>Rd | 1 0      |
| Description       |                                      | e 2's compleme<br>destination regis                                                          |                                                      | ntents of                                                                | the c                       | destin | ation   | register |
| Words             | 1                                    |                                                                                              |                                                      |                                                                          |                             |        |         |          |
| Machine<br>States | 1,4                                  |                                                                                              |                                                      |                                                                          |                             |        |         |          |
| Status Bits       | C 1 if there i<br>Z 1 if the res     | sult is negative, (<br>is a borrow (Rd<br>sult is 0, 0 other<br>is an overflow (F            | ≠ 0), <i>0</i> othe<br>vise.                         | erwise.                                                                  | othe                        | erwise | ).      |          |
| Examples          | <u>Code</u>                          | <b>Before</b>                                                                                | After                                                |                                                                          |                             |        |         |          |
|                   | NEG AO<br>NEG AO<br>NEG AO<br>NEG AO | A0<br>> 0000 0000<br>> 5555 5555<br>> 7FFF FFFF<br>> 8000 0000<br>> 8000 0001<br>> FFFF FFFF | NCZV<br>0010<br>1100<br>1100<br>1101<br>0100<br>0100 | A0<br>>0000 (0<br>>AAAA /<br>>8000 (0<br>>8000 (0<br>>7FFF F<br>>0000 (0 | AAB<br>0001<br>0000<br>FFFF |        |         |          |

## NEGB Negate Register with Borrow

| Syntax            | NEGB <ro< th=""><th>/&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></ro<> | />                                                                                                                                             |                                                |                                                                    |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
|-------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------|-----|------|
| Execution         | -(Rd) - (C) -                                                                                                | → Rd                                                                                                                                           |                                                |                                                                    |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
| Encoding          | 15 14 13                                                                                                     | 12 11 10                                                                                                                                       | 9 8                                            | 3 7 6                                                              | 5                                                                                  | 4                                                                                                                                                                                                                                                              | 3                                                                  | 2              | 1   | 0    |
|                   | 0 0 0                                                                                                        | 0 0 0                                                                                                                                          | 1                                              | 1 1 1                                                              | 0                                                                                  | R                                                                                                                                                                                                                                                              |                                                                    | R              | d   |      |
| Description       | NEGB takes t<br>decrements by<br>tination regist<br>with the NEG                                             | 1 if the borre<br>er. This instruction                                                                                                         | ow bit a<br>uction                             | (C) is set;<br>can be use                                          | the res<br>ed in se                                                                | ult is<br>eque                                                                                                                                                                                                                                                 | s stor                                                             | red in<br>with | the | des- |
| Words             | 1                                                                                                            |                                                                                                                                                |                                                |                                                                    |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
| Machine<br>States | 1,4                                                                                                          |                                                                                                                                                |                                                |                                                                    |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
| Status Bits       | C 1 if there<br>Z 1 if the re                                                                                | sult is negativ<br>is a borrow, 0<br>sult is 0, 0 oth<br>is an overflow                                                                        | otherw<br>nerwise                              | /ise.                                                              |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
| Examples          | Code                                                                                                         | <b>Before</b>                                                                                                                                  |                                                | <u>After</u>                                                       |                                                                                    |                                                                                                                                                                                                                                                                |                                                                    |                |     |      |
| •                 | NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO<br>NEGB AO   | A0<br>>0000 0000<br>>5555 5555<br>>5555 5555<br>>7FFF FFFF<br>>8000 0000<br>>8000 0000<br>>8000 0001<br>>8000 0001<br>>FFFF FFFF<br>>FFFF FFFF | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 | NCZV<br>0010<br>1100<br>1100<br>1100<br>1100<br>1100<br>0100<br>01 | A0<br>>000<br>>FFF<br>>AAA<br>>800<br>>800<br>>800<br>>7FF<br>>7FF<br>>000<br>>000 | F F A A 0000 F F F 0000 F F F 0000 F F F 0000 F F F F F F F F 0000 F F F F F F F F F F F F F F F F F F F F | FFF<br>AAB<br>AAA<br>001<br>000<br>000<br>FFF<br>FFF<br>FFE<br>001 |                |     |      |

## NOP

No Operation

| Syntax             | NOP                                                                                                                |
|--------------------|--------------------------------------------------------------------------------------------------------------------|
| Execution          | No operation                                                                                                       |
| Encoding           | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                              |
|                    |                                                                                                                    |
| <b>Description</b> | The program counter is incremented to point to the next instruction. The processor status is otherwise unaffected. |
|                    | This instruction can be used to pad loops and perform other timing func-<br>tions.                                 |
| Words              | 1                                                                                                                  |
| Machine<br>States  | 1,4                                                                                                                |
| Status Bits        | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                 |
| Example            | Code Before After                                                                                                  |
|                    | NOP >00020000 >00020010                                                                                            |

NOT Complement Register NOT

| Syntax            | NOT < <i>Rd</i> >                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | NOT(Rd) → Rd                                                                                                                                                                                                                                                                                                                                                                                 |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                        |
|                   | 0 0 0 0 0 0 1 1 1 1 1 R Rd                                                                                                                                                                                                                                                                                                                                                                   |
| Description       | NOT stores the 1's complement of the destination register's contents back into the destination register.                                                                                                                                                                                                                                                                                     |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                            |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                          |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                                                                   |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                                                                            |
|                   | A0         NCZV         A0           NOT         A0         >0000         xx0x         >FFFF         FFF           NOT         A0         >5555         5555         xx0x         >AAAA         AAAA           NOT         A0         >FFFF         FFFF         xx1x         >0000         0000           NOT         A0         >8000         0000         xx0x         >7FFF         FFFF |

| OR                |                                                                                                      | OR Reg                                                         | isters                                                     | OR                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Syntax            | <b>OR</b> $\langle Rs \rangle, \langle r \rangle$                                                    |                                                                |                                                            |                                                                                                                                     |
| Execution         | (Rs) OR (Rd)                                                                                         |                                                                |                                                            | 5 4 3 2 1 0                                                                                                                         |
| Encoding          | 15 14 13                                                                                             | 12 11 10 9                                                     | 876<br>0 Rs                                                | 5 4 3 2 1 0                                                                                                                         |
| Description       | This instructio                                                                                      | n bitwise-ORs<br>le destination re                             | the contents of t<br>gister; the result                    | he source register with the is stored in the destination                                                                            |
|                   | The source an                                                                                        | d destination req                                              | gisters must be in                                         | the same register file.                                                                                                             |
| Words             | 1                                                                                                    |                                                                |                                                            |                                                                                                                                     |
| Machine<br>States | 1,4                                                                                                  |                                                                |                                                            |                                                                                                                                     |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the res</li> <li>V Unaffected</li> </ul> | d<br>sult is 0 <i>, 0</i> other                                | wise.                                                      |                                                                                                                                     |
| Examples          | Code                                                                                                 | <u>Before</u>                                                  |                                                            | After                                                                                                                               |
|                   | OR AO,A1<br>OR AO,A1<br>OR AO,A1<br>OR AO,A1                                                         | A0<br>> FFFF FFFF<br>> 0000 0000<br>> 5555 5555<br>> 0000 0000 | A1<br>>0000 0000<br>>FFFF FFFF<br>>AAAA AAAA<br>>0000 0000 | A1         NCZV           >FFFF         FFFF           >FFFF         XX0x           >FFFF         FFFF           >0000         0000 |

### ORI

OR Immediate (32 Bits)

ORI

| Syntax            | <b>ORI</b> < <i>L</i> >.< <i>Rd</i> >                                                                                                                                                                                                                                                                                                             |   |  |  |  |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|
| Execution         | $L OR (Rd) \rightarrow Rd$                                                                                                                                                                                                                                                                                                                        |   |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                   |   |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                             | ł |  |  |  |  |  |  |  |
|                   | L (LSW)                                                                                                                                                                                                                                                                                                                                           |   |  |  |  |  |  |  |  |
|                   | L (MSW)                                                                                                                                                                                                                                                                                                                                           |   |  |  |  |  |  |  |  |
| Operands          | L is a 32-bit immediate value.                                                                                                                                                                                                                                                                                                                    |   |  |  |  |  |  |  |  |
| -                 |                                                                                                                                                                                                                                                                                                                                                   |   |  |  |  |  |  |  |  |
| Description       | This instruction bitwise-ORs the 32-bit immediate value, L, with the con-<br>tents of the destination register; the result is stored in the destination reg-<br>ister.                                                                                                                                                                            |   |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                 |   |  |  |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                                                                                              |   |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                        |   |  |  |  |  |  |  |  |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                                                 |   |  |  |  |  |  |  |  |
|                   | A0         A0         NCZV           ORI >FFFFFFFF,A0         >0000 0000         >FFFF FFFF         xx0x           ORI >0000000,A0         >FFFF FFFF         >FFFF FFFF         xx0x           ORI >AAAAAAAA,A0         >5555 5555         >FFFF FFFF         xx0x           ORI >00000000,A0         >0000 0000         >0000 0000         xx1x |   |  |  |  |  |  |  |  |

### PIXBLT Pixel Block Transfer - Binary to Linear PIXBLT

| Syntax    | PIX | BLT   | • В, | L     |        |       |     |        |      |        |      |       |       |       |     |   |
|-----------|-----|-------|------|-------|--------|-------|-----|--------|------|--------|------|-------|-------|-------|-----|---|
| Execution | Bin | ary s | ourc | e pix | el arı | ray → | Des | tinati | on p | ixel a | rray | (with | n pro | cessi | ng) |   |
| Encoding  | 15  | 14    | 13   | 12    | 11     | 10    | 9   | 8      | 7    | 6      | 5    | 4     | 3     | 2     | 1   | 0 |
|           | 0   | 0     | 0    | 0     | 1      | 1     | 1   | 1      | 1    | 0      | 0    | 0     | 0     | 0     | 0   | 0 |
|           |     |       |      |       |        |       |     |        |      |        |      |       |       |       |     |   |

**Operands B** specifies that the source pixel array is treated as a binary array whose starting address is given in linear format.

- L specifies that the destination pixel array starting address is given in linear format.
- **Description** PIXBLT expands, transfers, and processes a binary source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using linear starting addresses for both the source and the destination. The source pixel array is treated as a one bit per pixel array. As the PixBlt proceeds, the source pixels are expanded and then combined with the corresponding destination pixels based on the selected graphics operations.

Note that the instruction is entered as PIXBLT B, L. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

| nplied<br>perands | B File Registers     |         |                                                                           |                                          |  |  |  |  |  |
|-------------------|----------------------|---------|---------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|
|                   | Register             | Name    | Format                                                                    | Description                              |  |  |  |  |  |
|                   | B0 <sup>†</sup>      | SADDR   | Linear                                                                    | Source pixel array starting address      |  |  |  |  |  |
|                   | B1                   | SPTCH   | Linear                                                                    | Source pixel array pitch                 |  |  |  |  |  |
|                   | B2†                  | DADDR   | Linear                                                                    | Destination pixel array starting address |  |  |  |  |  |
|                   | B3                   | DPTCH   | Linear                                                                    | Destination pixel array pitch            |  |  |  |  |  |
|                   | B7                   | DYDX    | XY                                                                        | Pixel array dimensions (rows:columns)    |  |  |  |  |  |
|                   | B8                   | COLORO  | Pixel Background expansion color                                          |                                          |  |  |  |  |  |
|                   | B9                   | COLOR1  | Pixel                                                                     | Foreground expansion color               |  |  |  |  |  |
|                   | B10-B14 <sup>†</sup> |         |                                                                           | Reserved registers                       |  |  |  |  |  |
|                   |                      |         | 1/O R                                                                     | legisters                                |  |  |  |  |  |
|                   | Address              | Name    | D                                                                         | escription and Elements (Bits)           |  |  |  |  |  |
|                   | >C00000B0            | CONTROL | PP-Pixel processing operations (22 options)<br>T - Transparency operation |                                          |  |  |  |  |  |
|                   | >C0000150            | PSIZE   | Pixel size                                                                | (1,2,4,8,16)                             |  |  |  |  |  |
|                   | >C0000160            | PMASK   | Plane mask – pixel format                                                 |                                          |  |  |  |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

**Source Array** The source pixel array for the expand operation is defined by the contents of the SADDR, SPTCH, and DYDX registers:

 At the outset of the instruction, SADDR contains the linear address of the pixel with the lowest address in the array.

|                      | • SPTCH contains the linear difference in the starting addresses of ad-<br>jacent rows of the source array. SPTCH can be any pixel-aligned va-<br>lue for this PIXBLT.                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | • DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.                                                                                                                                                                                                                                                                                                                                                           |
|                      | During instruction execution, SADDR points to the address of the next set<br>of 32 pixels to be read from the source array. When the transfer is complete,<br>SADDR points to the linear address of the first pixel on the <b>next</b> row of<br>pixels that would have been moved had the block transfer continued.                                                                                                                                                                                                                                                        |
| Source<br>Expansion  | The actual source pixel values which are to be written or processed with the destination array are determined by the interaction of the source array with the contents of the COLOR1 and COLOR0 registers. In the expansion operation, a 1 bit in the source array selects a pixel from the COLOR1 register for operation on the destination array. A 0 bit in the source array selects a COLOR0 pixel for this purpose. The pixels selected from the COLOR1 and COLOR0 registers are those that align directly with their intended position in the destination array word. |
| Destination<br>Array | The location of the destination pixel block is defined by the contents of the DADDR, DPTCH, and DYDX registers:                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                      | • At the outset of the instruction, DADDR contains the <b>linear</b> address of the pixel with the lowest address in the array.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                      | • DPTCH contains the linear difference in the starting addresses of ad-<br>jacent rows of the destination array (typically this is the screen pitch).<br>DPTCH <b>must</b> be a multiple of 16.                                                                                                                                                                                                                                                                                                                                                                             |

DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.

During instruction execution, DADDR points to the next pixel (or word of pixels) to be modified in the destination array. When the block transfer is complete, DADDR points to the linear address of the first pixel on the next row of pixels that would have been moved had the block transfer continued.

Corner Adjust No corner adjust is performed for this instruction; PBH and PBV are ignored. The pixel transfer simply proceeds in the order of increasing linear addresses.

Window

Checking Window checking cannot be used with this PixBlt instruction. The contents of the WSTART and WEND registers are ignored.

Pixel Processing

Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to expanded pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset

### PIXBLT Pixel Block Transfer - Binary to Linear PIXBLT

is the *replace* ( $S \rightarrow D$ ) operation. Note that the data is *first expanded* and *then processed*. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.

- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off*.
- Plane Mask The plane mask is enabled for this instruction.

Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the PixBlt is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the interrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

> Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the PixBlt correctly. You can inhibit the TMS34010 from resuming the PixBlt by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

#### Shift Register

- **Transfers** If the SRT bit in the DPYCTL I/O register is set, each memory read or write initiated by the PixBlt generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.)
- Words

Machine

States See PIXBLT Expand Instructions Timing, Section 13.5.

Status Bits N Undefined

1

- C Undefined
- Z Undefined
- V Undefined

# **Examples** Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.

| Register File | B:           | I/O Registers: |
|---------------|--------------|----------------|
| SADDR (BO)    | = >0000 2030 | PSIZE = >0010  |
| SPTCH (B1)    | = >0000 0100 |                |
| DADDR (B2)    | = >0003 3000 |                |
| DPTCH (B3)    | = >0000 1000 |                |
| DYDX (B7)     | = >0002 0010 |                |
| COLORO (B8)   | = >FEDC FEDC |                |
| COLOR1 (B9)   | = >BA98 BA98 |                |

Example 1

For this example, assume that memory contains the following data before instruction execution.

| Linear<br>Address | Data                                                                                                                                          |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| >02000            | >xxxx, >xxxx, >xxxx, >1234, >xxxx, >xxxx, >xxxx, >xxxx                                                                                        |  |  |
| >02080            | >XXXX, $>$ XXXX, $>$ XXXX                                               |  |  |
| >02000            | >xxxx, $>$ xxxx, $>$ xxxx, $>$ 5678, $>$ xxxx, $>$ xxxx, $>$ xxxx, $>$ xxxx                                                                   |  |  |
| >02180            | > XXXX, $>$ XXXX                                                        |  |  |
| 202100            | ~*****, ~*****, ~*****, ~*****, ~*****, ~*****, ~*****, ~*****                                                                                |  |  |
| >33000            | >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF                                                                                        |  |  |
| >33080            | >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF                                                                                        |  |  |
|                   |                                                                                                                                               |  |  |
| >34000            | >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF                                                                                        |  |  |
| >34080            | >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF                                                                                        |  |  |
|                   | ····, ···, ···, ···, ···, ···, ···, ··                                                                                                        |  |  |
|                   | nple uses the <i>replace</i> $(S \rightarrow D)$ pixel processing operation. Before n execution, PMASK = >0000 and CONTROL = >0000 (T=0, 00). |  |  |
| After inst        | ruction execution, memory will contain the following values:                                                                                  |  |  |
| Linear            |                                                                                                                                               |  |  |
| Address           | Data                                                                                                                                          |  |  |
| >33000            | >FEDC,>FEDC,>BA98,>FEDC,>BA98,>BA98,>FEDC,>FEDC                                                                                               |  |  |
| >33080            | >FEDC,>BA98,>FEDC,>FEDC,>BA98,>FEDC,>FEDC,>FEDC,                                                                                              |  |  |
| . 00000           |                                                                                                                                               |  |  |
| >34000            | >FEDC,>FEDC,>FEDC,>BA98,>BA98,>BA98,>BA98,>FEDC                                                                                               |  |  |
| >33080            | >FEDC,>BA98,>BA98,>FEDC,>BA98,>FEDC,>BA98,>FEDC                                                                                               |  |  |
| - 00000           | ······································                                                                                                        |  |  |
| This exan         | nnle uses the $(D - S) \rightarrow D$ nixel processing operation. Before in-                                                                  |  |  |

Example 2 This example uses the  $(D - S) \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4800 (T=0, PP=10010).

After instruction execution, memory will contain the following values:

| Linear<br>Address<br>>33000<br>>33080 | <b>Data</b><br>>0123, >0123, >4567, >0123, >4567, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0123, >0 |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       | >0123, >0123, >0123, >4567, >4567, >4567, >4567, >0123<br>>0123, >4567, >4567, >0123, >4567, >0123, >4567, >0123                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### PIXBLT Pixel Block Transfer - Binary to Linear PIXBLT

**Example 3** This example uses transparency with COLOR0 = >00000000. Before instruction execution, PMASK = >0000 and CONTROL = >0020 (T=1, W=00, PP=00000).

After instruction execution, memory will contain the following values:

Linear Data Address Data >33000 >FFFF, >FFFF, >BA98, >FFFF, >BA98, >BA98, >FFFF, >FFFF >33080 >FFFF, >BA98, >FFFF, >FFFF, >BA98, >FFFF, >FFFF >34000 >FFFF, >FFFF, >FFFF, >BA98, >BA98, >BA98, >BA98, >FFFF >34080 >FFFF, >BA98, >BA98, >FFFF, >BA98, >FFFF, >BA98, >FFFF

**Example 4** This example uses plane masking; the four LSBs are masked. Before instruction execution, PMASK = >000F and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory will contain the following values:

| Linear<br>Address<br>>33000<br>>33080 | Data<br>>FEDF, >FEDF, >BA9F, >FEDF, >BA9F, >FEDF, >FEDF<br>>FEDF, >BA9F, >FEDF, >FEDF, >BA9F, >FEDF, >FEDF, >FEDF |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| >34000                                | >FEDF, >FEDF, >FEDF, >BA9F, >BA9F, >BA9F, >BA9F, >FEDF                                                            |
| >34080                                | >FEDF, >BA9F, >BA9F, >FEDF, >BA9F, >FEDF, >BA9F, >FEDF                                                            |

### PIXBLT Pixel Block Transfer - Binary to XY

graphics operations.

| Syntax      | PIXBLT B,XY                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Execution   | Binary source pixel array $\rightarrow$ Destination pixel array (with processing)                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Encoding    | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|             | 0 0 0 0 1 1 1 1 1 0 1 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Operands    | <ul> <li>B specifies that the source pixel array is treated as a binary array whose starting address is given in linear format.</li> <li>XY specifies that the destination pixel array starting address is given in XY</li> </ul>                                                                                                                                                                                                                                                     |  |  |  |
| Description | <ul> <li>PIXBLT expands, transfers, and processes a binary source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using a linear starting address for the source and an XY address for the destination. The source pixel array is treated as a one bit per pixel array. As the PixBlt proceeds, the source pixels are expanded and then combined with the corresponding destination pixels based on the selected</li> </ul> |  |  |  |

Note that the instruction is entered as PIXBLT B,XY. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

| B File Registers     |         |                                                                                                                    |                                          |  |  |
|----------------------|---------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|
| Register             | Name    | Format                                                                                                             | Description                              |  |  |
| B0 <sup>†</sup>      | SADDR   | Linear                                                                                                             | Source pixel array starting address      |  |  |
| B1                   | SPTCH   | Linear                                                                                                             | Source pixel array pitch                 |  |  |
| B2†‡                 | DADDR   | XY                                                                                                                 | Destination pixel array starting address |  |  |
| B3                   | DPTCH   | Linear                                                                                                             | Destination pixel array pitch            |  |  |
| B4                   | OFFSET  | Linear                                                                                                             | Screen origin (0,0)                      |  |  |
| B5                   | WSTART  | XY                                                                                                                 | Window starting corner                   |  |  |
| B6                   | WEND    | XY                                                                                                                 | Window ending corner                     |  |  |
| B7‡                  | DYDX    | XY                                                                                                                 | Pixel array dimensions (rows:columns)    |  |  |
| B8                   | COLOR0  | Pixel                                                                                                              | Background expansion color               |  |  |
| B9                   | COLOR1  | Pixel                                                                                                              | Foreground expansion color               |  |  |
| B10-B14 <sup>†</sup> |         |                                                                                                                    | Reserved registers                       |  |  |
| I/O Registers        |         |                                                                                                                    |                                          |  |  |
| Address              | Name    | Description and Elements (Bits)                                                                                    |                                          |  |  |
| >C00000B0            | CONTROL | PP-Pixel processing operations (22 options)<br>W - Window clipping or pick operation<br>T - Transparency operation |                                          |  |  |
| >C0000130            | CONVSP  | XY-to-linear conversion (source pitch)<br>Used for source preclipping.                                             |                                          |  |  |
| >C0000140            | CONVDP  | XY-to-linear conversion (destination pitch)                                                                        |                                          |  |  |
| >C0000150            | PSIZE   | Pixel size (1,2,4,6,8,16)                                                                                          |                                          |  |  |
| >C0000160            | PMASK   | Plane mask – pixel format                                                                                          |                                          |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

<sup>‡</sup> Used for common rectangle function with window hit operation ( $W \approx 1$ ).

#### PIXBLT Pixel Block Transfer - Binary to XY

PIXBLT

- **Source Array** The source pixel array for the expand operation is defined by the contents of the SADDR, SPTCH, DYDX, and (potentially) CONVSP registers:
  - At the outset of the instruction, SADDR contains the **linear** address of the pixel with the lowest address in the array.
  - SPTCH contains the linear difference in the starting addresses of adjacent rows of the source array. SPTCH can be any pixel-aligned value for this PIXBLT. For window clipping, SPTCH must be a power of two, and CONVSP must be set to correspond to the SPTCH value.
  - CONVSP is computed by operating on the SPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing and window clipping.
  - DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.

During instruction execution, SADDR points to the address of the next set of 32 pixels to be read from the source array. When the block transfer is complete, SADDR points to the linear address of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

#### Source Expansion

**Expansion** The actual source pixel values which are to be written or processed with the destination array are determined by the interaction of the source array with contents of the COLOR1 and COLOR0 registers. In the expansion operation, a **1** bit in the source array selects a pixel from the COLOR1 register for operation on the destination array. A **0** bit in the source array selects a COLOR0 pixel for this purpose. The pixels selected from the COLOR1 and COLOR0 registers are those that align directly with their intended position in the destination array word.

#### Destination Array

The location of the destination pixel block is defined by the contents of the DADDR, DPTCH, CONVDP, OFFSET, and DYDX registers:

- At the outset of the instruction, DADDR contains the XY address of the pixel with the lowest address in the array. It is used with OFFSET and CONVDP to calculate the linear address of the array.
- DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array (typically this is the screen pitch).
   DPTCH must be a power of two (greater than or equal to 16) and CONVDP must be set to correspond to the DPTCH value.
- CONVDP is computed by operating on the DPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing and window clipping.
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.

During instruction execution, DADDR points to the **linear address** of next pixel (or word of pixels) to be modified in the destination array. When the block transfer is complete, DADDR points to the **linear address** of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

**Corner Adjust** No corner adjust is performed for this instruction. The transfer executes in the order of increasing linear addresses. PBH and PBV are ignored.

Window

- **Checking** Window checking can be used with this instruction by setting the two W bits in the CONTROL register to the desired value. If window checking mode 1, 2, or 3 is selected, the WSTART and WEND registers define the XY starting and ending corners of a rectangular window.
  - **0** No windowing. The entire pixel array is drawn and the WVP and V bits are unaffected.
  - 1 *Window hit*. No pixels are drawn. The V bit is set to 0 if any portion of the destination array lies within the window. Otherwise, the V bit is set to 1.

If the V bit is set to 0, the DADDR and DYDX registers are modified to correspond to the common rectangle formed by the intersection of the destination array with the rectangular window. DADDR is set to the XY address of the pixel in the starting corner of the common rectangle. DYDX is set to the X and Y dimensions of the common rectangle.

If the V bit is set to 1, the array lies entirely outside the window, and the values of DADDR and DYDX are indeterminate.

- **2** *Window miss.* If the array lies **entirely** within the active window, it is drawn and the V bit is set to 0. Otherwise, no pixels are drawn, the V and WVP bits are set to 1, and the instruction is aborted.
- **3** Window clip. The source and destination arrays are preclipped to the window dimensions. Only those pixels that lie within the common rectangle (corresponding to the intersection of the specified array and the window) are drawn. If any preclipping is required, the V bit is set to 1.
- Pixel
- **Processing** Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to *expanded pixels* as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the S  $\rightarrow$  D operation. Note that the data is *first expanded* and *then processed*. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off*.

- Plane Mask The plane mask is enabled for this instruction.
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the PixBlt is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the interrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the PixBlt correctly. You can inhibit the TMS34010 from resuming the PixBlt by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

#### Shift Register

- **Transfers** If the SRT bit in the DPYCTL I/O register is set, each memory read or write initiated by the PixBlt generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.)
- Words

#### Machine States

See PIXBLT Expand Instructions Timing, Section 13.5.

Status Bits N Undefined

1

- C Undefined
- Z Undefined
- V 1 if a window violation occurs, 0 otherwise. Undefined if window checking is not enabled (W=00).

**Examples** Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.

| <b>Register</b> File | В:           | I/O Registers: |
|----------------------|--------------|----------------|
| SADDR (BO)           | = >0000 2010 | PSIZE = >0008  |
| SPTCH (B1)           | = >0000 0010 |                |
| DADDR (B2)           | = >0030 0022 |                |
| DPTCH (B3)           | = >0000 1000 |                |
| OFFSET (B4)          | = >0001 0000 |                |
| WSTART (B5)          | = >0000 0026 |                |
| WEND (B6)            | = >0040 0050 |                |
| DYDX (B7)            | = >0004 0010 |                |
| COLORO (B8)          | = >0000 0000 |                |
| COLOR1 (B9)          | = >7C7C 7C7C |                |

Additional implied operand values are listed with each example.

For this example, assume that memory contains the following data before instruction execution.

Linear Data Address >2000 >xxxx, >0123, >4567, >89AB, >CDEF, >xxxx, >xxxx, >xxxx >40000 to >43080 >FFFF

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, W=00, PP=00000).

| Linear<br>Address | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| >40100            | >FFFF, >7C7C, >0000, >7C00, >0000, >007C, >0000, >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| >40180            | >0000, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFFF, >FFFF,   |
| >41100            | >FFFF, >7C7C,>007C, >7C00, >007C, >007C, >007C, >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| >41180            | >007C, >FFFF, >FFFFF, >FFFFF, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFFF, >FFFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, > |
| >42100            | >FFFF, >7C7C, >7C00, >7C00, >7C00, >007C, >7C00, >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| >42180            | >7C00, >FFFF, >FFFFF, >FFFFF, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFFF, >FFFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFFF, >FFFFF, >FFFFF, >FFFFF, >FFFF, >FFFF, >FFFFF, >FFFFF, >FFFFF, >FFFFF, >FFFFF, >FFFFF, >FFFF, >FFFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF, >FFFF,   |
| >43100            | >FFFF, >7C7C, >7C7C, >7C00, >7C7C, >007C, >7C7C, >0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| >43180            | >7C7C, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFF, >FFFFF, >FFFF,   |

PIXBLT

#### XY Addressing

|        |    |     |      |     |     |    |    |     |        |    |     | ۱ddr |    |     |     |    |    |     |     |     |     |         |
|--------|----|-----|------|-----|-----|----|----|-----|--------|----|-----|------|----|-----|-----|----|----|-----|-----|-----|-----|---------|
| Y      |    | 2   | 2    | 2   | 2   | 2  | 2  | 2   | 2      | 2  | 2   | 2    | 2  | 2   | 2   | 2  | 2  | 3   | 3   | 3   | 3   | 3       |
|        |    | 0   | 1    | 2   | 3   | 4  | 5  | 6   | 2<br>7 | 8  | 9   | Α    | в  | С   | D   | Ε  | F  | 0   | 1   | 2   | 3   | 4       |
| Α      |    |     |      |     |     |    |    |     |        |    |     |      |    |     |     |    |    |     |     |     |     |         |
| d      | 30 | FF  | FF   | 7C  | 7C  | 00 | 00 | 00  | 7C     | 00 | 00  | 7C   | 00 | 00  | 00  | 00 | 00 | 00  | 00  | FF  | FF  | FF      |
| d      |    | ••• | • •  |     |     | •• | •• | ••• |        | •• | ••  |      | •• | ••  | ••• | •• | •• | ••  | ••• | • • | ••• | • •     |
| -<br>- | 31 | FF  | FF   | 70  | 70  | 70 | 00 | 00  | 7C     | 7C | 00  | 70   | 00 | 70  | 00  | 00 | 00 | 70  | 00  | FF  | FF  | FF      |
| Å      | 0. | • • | •••  | /0  | /0  | /0 | 00 | 00  | /0     | /0 | 00  | /0   | 00 | /0  | 00  | 00 | 00 | 10  | 00  | ••• | ••  | ••      |
| ~      | 22 | C C | EE   | 70  | 70  | 00 | 70 | 00  | 7C     | 00 | 70  | 70   | 00 | 00  | 70  | ሳሳ | 00 | 00  | 70  | CC  | CC  | CC      |
| S      | 32 | гг  | 1-1- | 10  | 10  | 00 | 10 | 00  | 70     | 00 | 70  | 10   | 00 | 00  | 10  | 00 | 00 | 00  | 10  | FF  | гг  | ГГ      |
| S      |    |     |      | ~~~ | ~~~ | ~~ | ~~ | ~~  | ~~     |    | ~ ~ | ~ ~  | ~~ | ~ ~ | ~~~ | ~~ | ~~ | ~~~ | ~ ~ |     |     | P** p** |
|        | 33 | FF  | FF   | 70  | 70  | 70 | 70 | 00  | 7C     | 70 | 70  | 7C   | 00 | 70  | 10  | 00 | 00 | 70  | 70  | ++  | FF  | FF      |

**Example 2** This example uses the XOR pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >2800 (T=0, W=00, PP=01010).

After instruction execution, memory will contain the following values:

X Address Y 2 222 9AB 2222 BCDE 2 F 2 2 2 2 2 2 2 2 3 3 3 7 Ō 1 2 3 4 5 6 8 2 3 n 1 4 А d r 31 FF FF 83 83 83 FF FF 83 83 FF 83 FF 83 FF FF FF 83 FF FF FF е s 32 FF FF 83 83 FF 83 FF 83 FF 83 83 FF FF 83 FF FF 83 FF FF 83 FF FF FF s 33 FF FF 83 83 83 83 FF 83 83 83 FF 83 83 FF 83 83 FF FF 83 83 FF FF FF

**Example 3** This example uses transparency. Before instruction execution, PMASK = >0000 and CONTROL = >0020 (T=1, W=00, PP=00000).

|   |    |     |            |    |     |    |    |            |    |    |    | ddr    |    |             |    |            |            |    |    |       |    |     |
|---|----|-----|------------|----|-----|----|----|------------|----|----|----|--------|----|-------------|----|------------|------------|----|----|-------|----|-----|
| Υ |    | 2   | 2          | 2  | 2   | 2  | 2  | 2          | 2  | 2  | 2  | 2<br>A | 2  | 2           | 2  | 2          | 2          | 3  | 3  | 3     | 3  | 3   |
|   |    | 0   | 1          | 2  | 3   | 4  | 5  | 6          | 7  | 8  | 9  | Α      | в  | С           | D  | E          | F          | 0  | 1  | 2     | 3  | 4   |
| A |    |     |            |    |     |    |    |            |    |    |    |        |    | <b>~</b> ~~ |    |            |            |    |    |       |    |     |
| d | 30 | 66  | ۲F         | 70 | 70  | ۲H | ۴ŀ | ۴F         | 70 | 66 | ++ | 7C     | ۲F | ኮኮ          | ۲۲ | <b>۲</b> ۳ | ۲F         | ۲F | FF | ۲F    | ۲F | ۲۲  |
| d |    |     |            |    | ~ ~ | ~~ |    | <b>~</b> ~ | ~~ |    | r. | ~ ~    |    |             |    |            |            | ~~ |    |       |    |     |
|   | 31 | ۲H  | <b></b>    | 10 | /C  | 10 | ۴F | ۲۲         | 10 | 10 | ۴F | 7 C    | FF | 10          | ۲F | rr         | <b>۲</b> ۳ | /C | ۲۲ | ۲F    | ۲۲ | FF  |
| е | ~~ |     |            | ~~ | ~~  |    | ~~ | r.         | ~~ |    | 70 | ~~     |    |             | ~~ |            |            |    | 70 | r= r= |    |     |
| S | 32 | ۲F  | FF         | 10 | /C  | FF | 10 | <b>F</b> F | 10 | ۲۲ | 10 | 7C     | ۲r | FF          | /υ | ٣٣         | FF         | ۲r | /υ | FF    | rr | FF  |
| S | 22 | cc. | cc         | 70 | 70  | 70 | 70 | cc         | 70 | 70 | 70 | 7C     | cc | 70          | 70 |            | cc         | 70 | 70 | EE    | EC | CC. |
|   | 33 | ۳٣  | г <b>г</b> | 10 | 10  | 10 | 10 | r r        | 10 | 10 | 10 | 10     | гГ | 10          | 10 | ΓГ         | г <b>г</b> | 10 | 10 | гг    | гг | r r |

# PIXBLT \_\_\_\_\_ Pixel Block Transfer - Binary to XY \_\_\_\_\_ PIXBLT

**Example 4** This example uses window operation 3 (clipped destination). Before instruction execution, PMASK = >0000 and CONTROL = >00C0 (T=0, W=11, PP=00000).

After instruction execution, memory will contain the following values:

X Address γ Α В С D Ε F Δ Α 30 FF FF FF FF FF FF FF 00 7C 00 00 7C 00 00 00 00 00 00 00 FF FF FF d Ы 31 FF FF FF FF FF FF 00 7C 7C 00 7C 00 7C 00 00 00 7C 00 FF FF FF r e 32 FF FF FF FF FF FF 00 7C 00 7C 7C 00 00 7C 00 00 7C FF FF FF s s 33 FE FE FE FE FE FE 00 7C 7C 7C 7C 00 7C 7C 00 00 7C 7C FE FE FE

**Example 5** This example uses plane masking; the four LSBs of each pixel are masked. Before instruction execution, PMASK = >0F0F and CONTROL = >0020 (T=1, W=00, PP=00000).

After instruction execution, memory will contain the following values:

X Address γ Α В С D E F n Α d d r e s s 

# PIXBLT Pixel Block Transfer - Linear to Linear PIXBLT

Syntax PIXBLT L,L

**Execution** Source pixel array → Destination pixel array (with processing)

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |  |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|--|
|          | 0  | 0  | 0  | 0  | 1  | 1  | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 |  |

Operands L specifies that the source and destination pixel array starting addresses are given in linear format.

**Description** PIXBLT transfers and processes a source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using linear starting addresses for both the source and the destination. As the PixBlt proceeds, the source pixels are combined with the corresponding destination pixels based on the selected graphics operations.

Note that the instruction is entered as PIXBLT L, L. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

Implied Operands

| B File Registers     |         |                                                                                                                                                   |                                          |  |  |  |  |  |  |
|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|--|
| Register             | Name    | Format                                                                                                                                            | Description                              |  |  |  |  |  |  |
| B0†‡                 | SADDR   | Linear                                                                                                                                            | Source pixel array starting address      |  |  |  |  |  |  |
| B1†                  | SPTCH   | Linear                                                                                                                                            | Source pixel array pitch                 |  |  |  |  |  |  |
| B2†‡                 | DADDR   | Linear                                                                                                                                            | Destination pixel array starting address |  |  |  |  |  |  |
| B3                   | DPTCH   | Linear                                                                                                                                            | Destination pixel array pitch            |  |  |  |  |  |  |
| B7                   | DYDX    | XY                                                                                                                                                | Pixel array dimensions<br>(rows:columns) |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |         |                                                                                                                                                   | Reserved registers                       |  |  |  |  |  |  |
|                      |         | I/O F                                                                                                                                             | Registers                                |  |  |  |  |  |  |
| Address              | Name    | D                                                                                                                                                 | escription and Elements (Bits)           |  |  |  |  |  |  |
| >C00000B0            | CONTROL | PP-Pixel processing operations (22 options)<br>T - Transparency operation<br>PBH- Bit BLT horizontal direction<br>PBV- Bit BLT vertical direction |                                          |  |  |  |  |  |  |
| >C0000150            | PSIZE   | Pixel size                                                                                                                                        | Pixel size (1,2,4,8,16)                  |  |  |  |  |  |  |
| >C0000160            | PMASK   | Plane ma                                                                                                                                          | sk – pixel format                        |  |  |  |  |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

You must adjust SADDR and DADDR to correspond to the corner selected by the values of PBH and PBV. See Corner Adjust below for additional information.

**Source Array** The source pixel array for the processing operation is defined by the contents of the SADDR, SPTCH, and DYDX registers:

- At the outset of the instruction, SADDR contains the **linear** address of the pixel at the appropriate starting corner of the array as determined by the PBH and PBV bits in the CONTROL I/O register. (See **Corner Adjust** below.)
- SPTCH contains the linear difference in the starting addresses of adjacent rows of the source array. SPTCH must be a multiple of 16.

DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.

During instruction execution, SADDR points to the next pixel (or word of pixels) to be read from the source array. When the block transfer is complete, SADDR points to the starting address of the next set of 32 pixels that would have been moved had the block transfer continued.

#### Destination

Arrav

The location of the destination pixel array is defined by the contents of the DADDR, DPTCH, and DYDX registers:

- At the outset of the instruction, DADDR contains the linear address of the pixel at the appropriate starting corner of the array as determined by the PBH and PBV bits in the CONTROL I/O register. (See Corner Adjust below.)
- DPTCH contains the linear difference in the starting addresses of adacent rows of the destination array. DPTCH must be a multiple of 16
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, DADDR points to the next pixel (or word of pixels) to be modified in the destination array. When the block transfer is complete, DADDR points to the linear address of the first pixel on the next row of pixels that would have been moved had the block transfer continued.

Corner Adjust The PBH and PBV bits in the CONTROL I/O register govern the direction of the PixBlt. If the source and destination arrays overlap, then PBH and PBV should be set to prevent any portion of the source array from being overwritten before it is moved.

> However, this instruction is unique because the corner adjust is not automatic; the starting corners of both the source and destination arrays must be explicitly set to the alternate corner before instruction execution. Only the *direction* of the move is affected by the values of the PBH and PBV bits. This facility allows you to use corner adjust for screen definitions that do not lend themselves to XY addressing (those not binary powers of two). In effect, you supply your own corner adjust operation in software and the PixBlt instruction provides directional control. To use this feature, you must set both SADDR and DADDR to correspond to the corner selected by PBH and PBV.

> For PBH = 0 and PBV = 0, SADDR and DADDR should be set as normally for linear PixBlts. Both registers should be set to correspond to the linear address of the first pixel on the first line of the array (that is, the pixel with the lowest address).

# PIXBLT Pixel Block Transfer - Linear to Linear PIXBLT

• For **PBH** = **0** and **PBV** = **1**, SADDR and DADDR should be set to correspond to the linear address of the **first** pixel on the **last** line of the array. In other words,

 $SADDR = (linear address of 1st pixel in source array) + (DY \times SPTCH)$ 

and

 $DADDR = (linear address of 1st pixel in dest. array) + (DY \times DPTCH)$ 

• For **PBH** = **1** and **PBV** = **0**, SADDR and DADDR should be set to correspond to the linear address of the *pixel following* the **last** pixel on the **first** line of the array. In other words,

 $SADDR = (linear address of 1st pixel in source array) + (DX \times PSIZE)$ 

and

 $DADDR = (linear address of 1st pixel in dest. array) + (DX \times PSIZE)$ 

• For **PBH** = **1** and **PBV** = **1**, SADDR and DADDR should be set to correspond to the linear address of the *pixel following* the **last** pixel on the **last** line of the array. In other words,

SADDR = (linear address of 1st pixel in source array) + (DY × SPTCH) + (DX × PSIZE)

and

DADDR = (linear address of 1st pixel in dest. array) + (DY × DPTCH) + (DX × PSIZE)

Window

**Checking** Window operations are not enabled for this instruction. The contents of the WSTART and WEND registers are ignored.

Pixel Processir

- **Processing** Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the *replace* ( $S \rightarrow D$ ) operation. Note that the data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of 1 or 2 bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off*.
- **Plane Mask** The plane mask is enabled for this instruction.
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the PixBlt is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10–B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the interrupt is processed. SADDR points to the address of the

next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the PixBlt correctly. You can inhibit the TMS34010 from resuming the PixBlt by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

#### Shift Register

- Transfers If the SRT bit in the DPYCTL I/O register is set, each memory read or write initiated by the PixBlt generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.)
- Words

#### Machine

#### States See Section 13.4, PIXBLT Instructions Timing.

Status Bits N Undefined

1

- C Undefined
- Z Undefined
- V Undefined
- **Examples** Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.

| <b>Register File</b> | B:           | I/O Registers: |
|----------------------|--------------|----------------|
| SADDR (B0)           | = >0000 2004 | PSIZE = >0004  |
| SPTCH (B1)           | = >0000 0080 |                |
| DADDR (B2)           | = >0000 2228 |                |
| DPTCH (B3)           | = >0000 0080 |                |
| OFFSET (B4)          | = >0000 0000 |                |
| DYDX (B7)            | = >0002 000D |                |

Additional implied operand values are listed with each example.

For this example, assume that memory contains the following data before instruction execution.

| Linear<br>Address | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx, >xxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | x |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx, >xxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | X |
| >02100            | >XXXX, $>$ XXXX, $>$ XXXXX, $>$ XXXXXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXX, $>$ XXXXXXXXXX, $>$ XXXXXX, $>$ XXXXXXXXXXX, $>$ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | x |
| >02180            | $>_{XXXX}$ , $>_{X$ | x |
| >02200            | >xxxx, >xxxx, >FFxx, >FFFF, >FFFF, >xFFF, >xxxx, >xxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | X |
| >02280            | >xxxx, >xxxx, >FFxx, >FFFF, >FFFF, >xFFF, >xxxx, >xxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | X |
| >02300            | $>_{XXXX}$ , $>_{X$ | X |

# PIXBLT Pixel Block Transfer - Linear to Linear PIXBLT

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory will contain the following values:

| Linear<br>Address | Data                                                                             |       |
|-------------------|----------------------------------------------------------------------------------|-------|
| >02000            |                                                                                  | XXXX  |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >                               | XXXX  |
| >02100            | >XXXX, $>$ XXXX, $>$ | ·xxxx |
| >02180            | >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >                               | ·XXXX |
| >02200            | >xxxx, >xxxx, >00xx, >1110, >2221, >x332, >xxxx, >                               | XXXX  |
| >02280            | >xxxx, >xxxx, >00xx, >1110, >2221, >x332, >xxxx, >                               | XXXX  |
| >02300            | >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >                        | XXXX  |

**Example 2** This example uses the  $(D - S) \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4800 (T=0, W=00, PP=10010).

After instruction execution, memory will contain the following values:

| Linear<br>Address | Data                                                                                                                                         |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx                                                                                       |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx                                                                                       |
| >02100            | >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX                                                                                       |
| >02180            | >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX                                                                                       |
| >02200            | >xxxx, >xxxx, >FFxx, >EEEF, >DDDE>xCCD,>xxxx, >xxxx                                                                                          |
| >02280            | >xxxx, >xxxx, >FFxx, >EEEF, >DDDE>xCCD,>xxxx, >xxxx                                                                                          |
| >02300            | $>_{XXXX}$ , $>_{XXXX}$ |

Example 3 This example uses transparency. Before instruction execution, PMASK = > 0000 and CONTROL = > 0020 (T=1, W=00, PP=00000).

| Linear<br>Address | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | >xxxx     |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | > x x x x |
| >02100            | $>_{XXXX}$ ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | > x x x x |
| >02180            | > x x x x $> x x x x$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | >xxxx     |
| >02200            | >xxxx, >xxxx, >FFxx, >111F, >2221, >x332, >xxxx,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | >xxxx     |
| >02280            | >xxxx, >xxxx, >FFxx, >111F, >2221, >x332, >xxxx,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | >xxxx     |
| >02300            | > XXXX, > XX | >xxxx     |

.

This example uses plane masking; the MSB of each pixel is masked. Before instruction execution, PMASK = >8888 and CONTROL = >0000 (T=0, Example 4 W = 00, PP = 00000).

| Linear<br>Address | Data                                                                                                                     |       |
|-------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >                                                                       |       |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >                                                                       | XXXX  |
| >02100            | $>_{XXXX}$ , $>$              | XXXX  |
| >02180            | $>_{XXXX}$ , $>$              | XXXX  |
| >02200            | >xxxx, >xxxx, >88xx, >9998, >AAA9,>xBBA,>xxxx, >                                                                         | XXXX  |
| >02280            | >xxxx, >xxxx, >88xx, >9998, >AAA9,>xBBA,>xxxx, >                                                                         | ·xxxx |
| >02300            | $>_{XXXX}$ , $>$ | ·XXXX |

# PIXBLT Pixel Block Transfer - Linear to XY PIXBLT

| Syntax    | ΡΙΧ | BLT  | ΓL,2  | XΥ    |     |      |       |       |       |        |      |      |       |     |   |   |
|-----------|-----|------|-------|-------|-----|------|-------|-------|-------|--------|------|------|-------|-----|---|---|
| Execution | Sou | urce | pixel | array | / → | Dest | inati | on pi | xel a | rray ( | with | proc | essir | ıg) |   |   |
| Encoding  | 15  | 14   | 13    | 12    | 11  | 10   | 9     | 8     | 7     | 6      | 5    | 4    | 3     | 2   | 1 | 0 |
|           | 0   | 0    | 0     | 0     | 1   | 1    | 1     | 1     | 0     | 0      | 1    | 0    | 0     | 0   | 0 | 0 |

Operands L specifies that the source pixel array starting address is given in linear format.

XY specifies that the destination pixel array starting address is given in XY format.

**Description** PIXBLT transfers and processes a source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using a linear starting addresses for the source array and an XY address for the destination array. As the PixBlt proceeds, the source pixels are combined with the corresponding destination pixels based on the selected graphics operations.

Note that the instruction is entered as PIXBLT L, XY. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

| Implied  |
|----------|
| Operands |

| B File Registers     |         |                                                                                  |                                                                                                                                        |  |  |  |  |  |  |  |
|----------------------|---------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Register             | Name    | Format                                                                           | Description                                                                                                                            |  |  |  |  |  |  |  |
| B0†                  | SADDR   | Linear                                                                           | Source pixel array starting address                                                                                                    |  |  |  |  |  |  |  |
| B1                   | SPTCH   | Linear                                                                           | Source pixel array pitch                                                                                                               |  |  |  |  |  |  |  |
| B2†‡                 | DADDR   | XY                                                                               | Destination pixel array starting address                                                                                               |  |  |  |  |  |  |  |
| B3                   | DPTCH   | Linear                                                                           | Destination pixel array pitch                                                                                                          |  |  |  |  |  |  |  |
| B4                   | OFFSET  | Linear                                                                           | Screen origin (0,0)                                                                                                                    |  |  |  |  |  |  |  |
| B5                   | WSTART  | XY                                                                               | Window starting corner                                                                                                                 |  |  |  |  |  |  |  |
| B6                   | WEND    | XY                                                                               | Window ending corner                                                                                                                   |  |  |  |  |  |  |  |
| B7‡                  | DYDX    | XY                                                                               | Pixel array dimensions (rows:columns)                                                                                                  |  |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |         |                                                                                  | Reserved registers                                                                                                                     |  |  |  |  |  |  |  |
|                      |         | I/O I                                                                            | Registers                                                                                                                              |  |  |  |  |  |  |  |
| Address              | Name    | D                                                                                | escription and Elements (Bits)                                                                                                         |  |  |  |  |  |  |  |
| >C00000B0            | CONTROL | W - Wind<br>T - Tran<br>PBH- P                                                   | l processing operations (22 options)<br>dow operations<br>sparency operation<br>ixBlt horizontal direction<br>ixBlt vertical direction |  |  |  |  |  |  |  |
| >C0000130            | CONVSP  | XY-to-linear conversion (source pitch)<br>Used for preclipping and corner adjust |                                                                                                                                        |  |  |  |  |  |  |  |
| >C0000140            | CONVDP  | XY-to-lin                                                                        | ear conversion (destination pitch)                                                                                                     |  |  |  |  |  |  |  |
| >C0000150            | PSIZE   | Pixel size                                                                       | (1,2,4,8,16)                                                                                                                           |  |  |  |  |  |  |  |
| >C0000160            | PMASK   | Plane ma                                                                         | sk – pixel format                                                                                                                      |  |  |  |  |  |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

<sup>‡</sup> Used for common rectangle function with window pick.

# PIXBLT \_\_\_\_ Pixel Block Transfer - Linear to XY

- **Source Array** The source pixel array for the processing operation is defined by the contents of the SADDR, SPTCH, DYDX, and (potentially) CONVSP registers:
  - At the outset of the instruction, SADDR contains the **linear** address of the pixel with the lowest address in the array.
  - SPTCH contains the linear difference in the starting addresses of adjacent rows of the source array. SPTCH must be a multiple of 16. For window clipping or corner adjust, SPTCH must be a power of two and CONVSP must be set to correspond to the SPTCH value.
  - CONVSP is computed by operating on the SPTCH register with the LMO instruction; it is used for the XY calculations involved in window clipping and corner adjust.
  - DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of pixels per row.

During instruction execution, SADDR points to the next pixel (or word of pixels) to be accessed in the source array. When the block transfer is complete, SADDR points to the linear address of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

#### Destination Array

The location of the destination pixel array is defined by the contents of the DADDR, DPTCH, CONVDP, OFFSET, and DYDX registers:

- At the outset of the instruction, DADDR contains the XY address of the pixel with the lowest address in the array. It is used with OFFSET and CONVDP to calculate the linear address of the starting location of the array.
- DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array (typically this is the screen pitch).
   DPTCH must be a power of two (greater than or equal to 16) and
- CONVDP must be set to correspond to the DPTCH value. CONVDP is computed by operating on the DPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing, window clipping and corner adjust.
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, DADDR points to the **linear address** of next pixel (or word of pixels) to be accessed in the destination array. When the block transfer is complete, DADDR points to the **linear address** of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

**Corner Adjust** The PBH and PBV bits in the CONTROL I/O register govern the direction of the PixBlt. If the source and destination arrays overlap, then PBH and PBV should be set to prevent any portion of the source array from being

overwritten before it is moved. This PixBlt performs the corner adjust function automatically under the control of the PBH and PBV bits. If PBV=1, SPTCH must be a power of two and CONVSP should be valid. The SADDR and DADDR registers should be set to correspond to the appropriate format address of the **first** pixel on the **first** line of the source (linear) and destination (XY) arrays, respectively.

Window Checking

Window checking can be used with this instruction by setting the two W bits in the CONTROL register to the desired value. If window checking mode 1, 2, or 3 is selected, the WSTART and WEND registers define the XY starting and ending corners of a rectangular window.

- **0** No windowing. The entire pixel array is drawn and the WVP and V bits are unaffected.
- 1 *Window hit*. No pixels are drawn. The V bit is set to 0 if any portion of the destination array lies within the window. Otherwise, the V bit is set to 1.

If the V bit is set to 0, the DADDR and DYDX registers are modified to correspond to the common rectangle formed by the intersection of the destination array with the rectangular window. DADDR is set to the XY address of the pixel in the starting corner of the common rectangle. DYDX is set to the X and Y dimensions of the common rectangle.

If the V bit is set to 1, the array lies entirely outside the window, and the values of DADDR and DYDX are indeterminate.

- 2 Window miss. If the array lies **entirely** within the active window, it is drawn and the V bit is set to 0. Otherwise, no pixels are drawn, the V and WVP bits are set to 1, and the instruction is aborted.
- **3** Window clip. The source and destination arrays are preclipped to the window dimensions. Only those pixels that lie within the common rectangle (corresponding to the intersection of the specified array and the window) are drawn. If any preclipping is required, the V bit is set to 1.

Pixel

- **Processing** Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the *replace* ( $S \rightarrow D$ ) operation. Note that the data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of 1 or 2 bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off.*
- **Plane Mask** The plane mask is enabled for this instruction.
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the PixBlt is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values.

DADDR points to the linear address of the next word of pixels to be modified after the insterrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the PixBlt correctly. You can inhibit the TMS34010 from resuming the PixBlt by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

#### Shift Register

**Transfers** If the SRT bit in the DPYCTL I/O register is set, each memory read or write initiated by the PixBIt generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.)

Words

Machine States

See PIXBLT Instructions Timing, Section 13.4.

Status Bits N Undefined

1

- C Undefined
- Z Undefined
- V If window clipping is enabled 1 if a window violation occurs, 0 otherwise. Undefined if window clipping not enabled (W=00).
- **Examples** Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.

| Register File I | 3:                   | I/O Registe | ers:                  |
|-----------------|----------------------|-------------|-----------------------|
| SADDR (BO)      | = >0000 2004         | CONVDP      | = >0017               |
| SPTCH (B1)      | = >0000 <b>0</b> 080 | PSIZE       | = >0004               |
| DADDR (B2)      | = >0052 <b>0</b> 007 | PMASK       | = >0000               |
| DPTCH (B3)      | = >0000 <b>01</b> 00 | CONTROL     | = >0000               |
| OFFSET (B4)     | = >0001 0000         |             | (W=00, T=0, PP=00000) |
| WSTART (B5)     | = >0030 000C         |             | -                     |
| WEND (B6)       | = >0053 0014         |             |                       |
| DYDX (B7)       | = >0003 0016         |             |                       |

Additional implied operand values are listed with each example.

For this example, assume that memory contains the following data before instruction execution.

Linear Data Address Data >02000 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC >02080 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC >02100 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC >15200 to >15480 >8888

# PIXBLT Pixel Block Transfer - Linear to XY PIXBLT

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >7777 and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory will contain the following values:

Linear Data Address Data >15200 >8888, >1888, >5432, >9876, >DCBA,>10FE, >5432, >8886 >15300 >8888, >1888, >5432, >9876, >DCBA,>10FE, >5432, >8886 >15400 >8888, >1888, >5432, >9876, >DCBA,>10FE, >5432, >8886

#### XY Addressing

**Example 2** This example uses the  $(D \text{ subs } S) \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4C00 (T=0, W=00, PP=10011).

After instruction execution, memory will contain the following values:

 X Address

 Y
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1</t

**Example 3** This example uses transparency with the  $(D \text{ subs } S) \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4C20 (T=1, W=00, PP=10011).

|   |     |   |   |   |   |   |   |   |   |   |   |   |   |              | Х | A | d | dre | es | 5 |   |   |   |   |    |   |   |   |   |              |   |   |   |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|---|--------------|---|---|---|-----|----|---|---|---|---|---|----|---|---|---|---|--------------|---|---|---|
| Υ |     |   |   |   |   |   |   |   |   |   |   |   |   |              |   |   |   |     |    |   |   |   |   |   |    |   |   |   |   |              |   | 1 |   |
| - |     | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | в | С            | D | Ε | F | 0   | 1  | 2 | 3 | 4 | 5 | 6 | 7  | 8 | 9 | Α | В | С            | D | E | F |
| A |     | ~ | ~ | ~ | ~ | ~ | ~ | ~ | - | ~ | _ |   | ~ | ~            |   | _ | ~ | ~   | ~  | ~ | ~ | ~ | ~ | ~ |    | ~ | - |   | ~ | ~            | ~ | ~ | ~ |
| d | 52  | 8 | 8 | 8 | 8 | 8 | 8 | 8 | / | 6 | 5 | 4 | 3 | 2            | 1 | 8 | 8 | 8   | 8  | 8 | 8 | 8 | 8 | 8 | /  | 6 | 5 | 4 | 3 | 2            | 8 | 8 | 8 |
| a | - 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |   | c | E | ٨ | 2 | $\mathbf{r}$ | 1 | 0 | 0 | 0   | 0  | 0 | 0 | 0 | 0 | 0 | -7 | c | E | ٨ | S | $\mathbf{r}$ | 0 | 0 | 0 |
| r | 53  | ø | ö | Ø | ö | Ö | Ö | Ø | / | 0 | Э | 4 | 3 | Z            | I | Ö | ō | 0   | ō  | Ø | Ö | ö | Ø | 0 | /  | o | 9 | 4 | 3 | Z            | 0 | 0 | 0 |
| e | 54  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 7 | 6 | 5 | ٨ | 2 | $\mathbf{r}$ | 1 | 0 | 0 | 0   | 0  | 0 | 0 | 0 | 0 | 0 | ~7 | 6 | 5 | 1 | 2 | r            | 0 | 0 | 0 |
| 5 | 54  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | / | 0 | 0 | 4 | ა | 2            | 1 | 0 | 0 | 0   | 0  | 0 | 0 | 0 | 0 | 0 | '  | 0 | 0 | 4 | 3 | 2            | 0 | 0 | 0 |
| 3 |     |   |   |   |   |   |   |   |   |   |   |   |   |              |   |   |   |     |    |   |   |   |   |   |    |   |   |   |   |              |   |   |   |

# PIXBLT Pixel Block Transfer - Linear to XY PIXBLT

**Example 4** This example uses window operation 3 (the destination is clipped). Before instruction execution, PMASK = >0000 and CONTROL = >00C0 (T=0, W=11, PP=00000).

After instruction execution, memory will contain the following values:

 Y
 0
 0
 0
 0
 0
 0
 0
 0
 0
 0
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1
 1

**Example 5** This example uses plane masking; the most significant bit is masked. Before instruction execution, PMASK = >8888 and CONTROL = >0000 (T=0, W=00, PP=00000).

|        |    |   |   |   |   |   |   |   |   |   |   |   |   |   | х | Α | dd | dre | ess | 5 |   |   |   |   |   |   |   |        |   |   |   |   |   |
|--------|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----|-----|-----|---|---|---|---|---|---|---|---|--------|---|---|---|---|---|
| Y      |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   | 1<br>A |   |   |   |   |   |
| А      |    | U | 1 | 4 | 3 | 4 | 5 | 0 | ' | 0 | 9 | ~ | Б | C | U | Ľ | r  | U   | •   | 2 | 3 | - | 5 | 0 | ' | Ů | 3 |        | D | Č | 0 | - |   |
| d      | 52 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 9 | А | В | С | D | E | F | 8 | 9  | А   | В   | С | D | Е | F | 8 | 9 | А | В | С      | D | Е | 8 | 8 | 8 |
| d      | 53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ۵ | ^ | D | c | n | Е | E | 0 | ۵  | ٨   | D   | c | n | E | c | 0 | ۵ | ۸ | D | c      | n | F | 0 | Q | Q |
| r<br>e | 53 | ø | 0 | o | 0 | 0 | 0 | 0 | 9 | А | Р | C | υ | C | Г | 0 | Э  | А   | D   | C | υ | E | r | 0 | 9 | A | D | C      | υ | E | 0 | 0 | 0 |
| s      | 54 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 9 | А | В | С | D | Ε | F | 8 | 9  | А   | В   | С | D | Е | F | 8 | 9 | А | В | С      | D | Е | 8 | 8 | 8 |
| S      |    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |        |   |   |   |   |   |

# PIXBLT Pixel Block Transfer - XY to Linear

| Syntax    | XBLT XY,L                                                                         |            |
|-----------|-----------------------------------------------------------------------------------|------------|
| Execution | purce pixel array $\rightarrow$ Destination pixel array (with processing)         |            |
| Encoding  | <u>14</u> 13 <u>12</u> 11 10 9 8 7 6 5 4 3 2                                      | 1 0        |
|           | 0 0 0 1 1 1 1 0 1 0 0 0                                                           | 0 0        |
| Operands  | specifies that the source pixel array starting address is given i mat.            | n XY for-  |
|           | specifies that the destination pixel array starting address is giv<br>ear format. | en in lin- |

**Description** PIXBLT transfers and processes a source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using an XY starting address for the source pixel array and a linear address for the destination array. As the PixBlt proceeds, the source pixels are combined with the corresponding destination pixels based on the selected graphics operations.

Note that the instruction is entered as PIXBLT XY, L. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

#### Implied Operands

| B File Registers     |               |                                                                       |                                                                                                                        |  |  |  |  |  |  |  |
|----------------------|---------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Register             | Name          | Format                                                                | Description                                                                                                            |  |  |  |  |  |  |  |
| B0†                  | SADDR         | XY                                                                    | Source pixel array starting address                                                                                    |  |  |  |  |  |  |  |
| B1                   | SPTCH         | Linear                                                                | Source pixel array pitch                                                                                               |  |  |  |  |  |  |  |
| B2†                  | DADDR         | Linear                                                                | Destination pixel array starting address                                                                               |  |  |  |  |  |  |  |
| B3                   | DPTCH         | Linear                                                                | Destination pixel array pitch                                                                                          |  |  |  |  |  |  |  |
| B4                   | OFFSET        | Linear                                                                | Screen origin (0,0)                                                                                                    |  |  |  |  |  |  |  |
| B7                   | DYDX          | XY                                                                    | Pixel array dimensions (rows:columns)                                                                                  |  |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |               |                                                                       | Reserved registers                                                                                                     |  |  |  |  |  |  |  |
|                      | I/O Registers |                                                                       |                                                                                                                        |  |  |  |  |  |  |  |
| Address              | Name          | D                                                                     | escription and Elements (Bits)                                                                                         |  |  |  |  |  |  |  |
| >C00000B0            | CONTROL       | T ~ Tr<br>PBH – Pi                                                    | xel processing operations (22 options)<br>ansparency operation<br>xBit horizontal direction<br>xBit vertical direction |  |  |  |  |  |  |  |
| >C0000130            | CONVSP        |                                                                       | XY-to-linear conversion (source pitch)<br>Used for XY operations                                                       |  |  |  |  |  |  |  |
| >C0000140            | CONVDP        | XY-to-linear conversion (destination pitch)<br>Used for XY operations |                                                                                                                        |  |  |  |  |  |  |  |
| >C0000150            | PSIZE         | Pixel size                                                            | (1,2,4,8,16)                                                                                                           |  |  |  |  |  |  |  |
| > C0000160           | PMASK         | Plane ma                                                              | sk – pixel format                                                                                                      |  |  |  |  |  |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

- **Source Array** The source pixel array for the processing operation is defined by the contents of the SADDR, SPTCH, CONVSP, OFFSET, and DYDX registers:
  - At the outset of the instruction, SADDR contains the **XY** address of the pixel with the lowest address in the array. It is used with OFFSET and CONVSP to calculate the linear address of the starting location of the array.
  - SPTCH contains the linear difference in the starting addresses of adjacent rows of the source array (typically this is the screen pitch). SPTCH must be a power of two (greater than or equal to 16) and
  - CONVSP must be set to correspond to the SPTCH value. CONVSP is computed by operating on the SPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing, window clipping and corner adjust.
  - DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, SADDR points to the next pixel (or word of pixels) to be accessed from the source array. When the block transfer is complete, SADDR points to the **linear address** of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

#### Destination Array

The location of the destination pixel array is defined by the contents of the DADDR, DPTCH, DYDX, and (potentially) CONVDP registers:

- At the outset of the instruction, DADDR contains the **linear** address of the pixel with the lowest address in the array.
- DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array. DPTCH must be a multiple of 16. For window clipping or corner adjust, DPTCH must be a power of two and CONVDP must be set to correspond to the DPTCH value.
- CONVDP is computed by operating on the DPTCH register with the LMO instruction; it is used for the XY calculations involved in window clipping and corner adjust.
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, DADDR points to the next pixel (or word of pixels) to be modified in the destination array. When the block transfer is complete, DADDR points to the linear address of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

# PIXBLT Pixel Block Transfer - XY to Linear

| Corner Adjust | The PBH and PBV bits in the CONTROL I/O register govern the direction<br>of the PixBlt. If the source and destination arrays overlap, then PBH and<br>PBV should be set to prevent any portion of the source array from being<br>overwritten before it is moved. This PixBlt performs the corner adjust<br>function automatically under the control of the PBH and PBV bits. If<br>PBV=1, DPTCH must be a power of two and CONVDP must be valid. The<br>SADDR and DADDR registers should be set to correspond to the appro-<br>priate format address of the <b>first</b> pixel on the <b>first</b> line of the source (XY)<br>and destination (linear) arrays respectively. |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | and destination (linear) arrays, respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# Window Checking Window operations are not enabled for this instruction. The contents of the WSTART and WEND registers are ignored. Pixel Vindow operations are not enabled for this instruction. The contents of the WSTART and WEND registers are ignored.

- Processing Processing Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the S → D operation. Note that the data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off*.
- **Plane Mask** The plane mask is enabled for this instruction.
- Interrupts This instruction can be interrupted at a word or row boundary of the destination array. When the PixBlt is interrupted, the TMS34010 sets the PBX bit in the status register and then pushes the status register on the stack. At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values. DADDR points to the linear address of the next word of pixels to be modified after the insterrupt is processed. SADDR points to the address of the next 32 pixels to be read from the source array after the interrupt is processed.

Before executing the RETI instruction to return from the interrupt, restore any B-file registers that were modified (also restore the CONTROL register if it was modified). This allows the TMS34010 to resume the PixBlt correctly. You can inhibit the TMS34010 from resuming the PixBlt by executing an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH, and B10-B14 will contain indeterminate values.

# Shift Register<br/>TransfersIf the SRT bit in the DPYCTL I/O register is set, each memory read or write<br/>initiated by the PixBlt generates a shift register transfer read or write cycle<br/>at the selected address. This operation can be used for bulk memory clears<br/>or transfers. (Not all VRAMs support this capability.)Words1

# Machine States See PIXBLT Instructions Timing, Section 13.4.

- Status Bits N
  - C Undefined
    - Z Undefined
    - V Undefined

Undefined

**Examples** Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.

| <b>Register File</b> | B:          | I/O Registers: |
|----------------------|-------------|----------------|
| SADDR (BO)           | = >00400001 | CONVSP = >0018 |
| SPTCH (B1)           | = >00000080 | PSIZE = >004   |
| DADDR (B2)           | = >00002228 |                |
| DPTCH (B3)           | = >00000080 |                |
| OFFSET (B4)          | = >00000000 |                |
| DYDX (B7)            | = >0002000D |                |

Additional implied operand values are listed with each example.

For this example, assume that memory contains the following data before instruction execution.

| Linear<br>Address | Data                                                                                                                 |       |
|-------------------|----------------------------------------------------------------------------------------------------------------------|-------|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                                     | >xxxx |
|                   | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                                     |       |
| >02100            | $>_{XXXX}$ , | >xxxx |
| >02180            | $>_{XXXX}$ , | >xxxx |
| >02200            | >XXXX, >XXXX, >FFXX, >FFFF, >FFFF, >xFFF, >xXXX,                                                                     | >χχχχ |
| >02280            | >XXXX, >XXXX, >FFXX, >FFFF, >FFFF, >xFFF, >xXXX,                                                                     | >xxxx |
| >02300            | $>_{XXXX}$ , | >xxxx |

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, W=00, PP=00000).

| Linear<br>Address | Data                                                                                                    |       |
|-------------------|---------------------------------------------------------------------------------------------------------|-------|
|                   | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                        |       |
|                   | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                        |       |
| >02100            | $>_{XXXX}$ , | >xxxx |
| >02180            | $>_{XXXX}$ , | >xxxx |
| >02200            | >xxxx, >xxxx, >00xx, >1110, >2221, >x332', >xxxx,                                                       | >xxxx |
| >02280            | >xxxx, >xxxx, >00xx, >1110, >2221, >x332, >xxxx,                                                        | >xxxx |
| >02300            | $>_{XXXX}$ , | >xxxx |

# PIXBLT Pixel Block Transfer - XY to Linear

**Example 2** This example uses the  $0s \rightarrow D$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0C00 (T=0, W=00, PP=00011).

After instruction execution, memory will contain the following values:

Linear Data Address >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx >02000 >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx >02080 >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX >02100 >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX >02180 >xxxx, >xxxx, >00xx, >0000, >0000, >x000, >xxxx, >xxxx >02200 >xxxx, >xxxx, >00xx, >0000, >0000, >x000, >xxxx, >xxxx >02280 >02300 >xxxx, >xxxx, >xxxx, >xxxx, >xxxx, >xxxx, >xxxx, >xxxx, >xxxx

**Example 3** This example uses transparency. Befrore instruction execution, PMASK = > 0000 and CONTROL = > 0020 (T=1, W=00, PP=00000).

After instruction execution, memory will contain the following values:

| Linear<br>Address | Data                                                                                                                            |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|
|                   | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx                                                                          |
|                   | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx, >xxxx                                                                          |
|                   | $>_{XXXX}$ , $>_{XXXX}$ |
| >02180            | $>_{XXXX}$ , $>_{XXXX}$ |
| >02200            | >xxxx, >xxxx, >FFxx, >111F, >2221, >x332, >xxxx, >xxxx                                                                          |
|                   | >xxxx, >xxxx, >FFxx, >111F, >2221, >x332, >xxxx, >xxxx                                                                          |
| >02300            | >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX, >XXXX,                                                                         |

Example 4 This example uses plane masking; the two MSBs of each pixel are masked. Before instruction execution, PMASK = >CCCC and CONTROL = >0000 (T=0, W=00, PP=00000).

| Linear<br>Address | Data                                                                                                    |       |
|-------------------|---------------------------------------------------------------------------------------------------------|-------|
| >02000            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                        | >xxxx |
| >02080            | >000x, >1111, >2222, >xx33, >xxxx, >xxxx, >xxxx,                                                        | >xxxx |
|                   | $>_{XXXX}$ , |       |
|                   | $>_{XXXX}$ , |       |
| >02200            | >xxxx, >xxxx, >CCxx, >DDDC>EEED, >xFFE, >xxxx,                                                          | >xxxx |
|                   | >xxxx, >xxxx, >CCxx, >DDDC>EEED, >xFFE, >xxxx,                                                          |       |
| >02300            | $>_{XXXX}$ , | >xxxx |

# PIXBLT Pixel Block Transfer - XY to XY

#### Syntax PIXBLT XY,XY

**Execution** Source pixel array  $\rightarrow$  Destination pixel array (with processing)

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|          | 0  | 0  | 0  | 0  | 1  | 1  | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |

**Operands** XY specifies that the source and destination pixel array starting addresses are given in XY format.

**Description** PIXBLT transfers and processes a source pixel array with a destination pixel array. This instruction operates on two-dimensional arrays of pixels using XY starting addresses for both the source and destination pixel arrays. As the PixBlt proceeds, the source pixels are combined with the corresponding destination pixels based on the selected graphics operations.

Note that the instruction is entered as PIXBLT XY, XY. the destination. The following set of implied operands govern the operation of the instruction and define the source and destination arrays.

Implied Operands

| B File Registers     |         |                            |                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|----------------------|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Register             | Name    | Format                     | Description                                                                                                                                           |  |  |  |  |  |  |  |  |  |
| B0 <sup>†</sup>      | SADDR   | XY                         | Source pixel array starting address                                                                                                                   |  |  |  |  |  |  |  |  |  |
| B1                   | SPTCH   | Linear                     | Source pixel array pitch                                                                                                                              |  |  |  |  |  |  |  |  |  |
| B2 <sup>†‡</sup>     | DADDR   | XY                         | Y Destination pixel array starting address                                                                                                            |  |  |  |  |  |  |  |  |  |
| B3                   | DPTCH   | Linear                     | inear Destination pixel array pitch                                                                                                                   |  |  |  |  |  |  |  |  |  |
| B4                   | OFFSET  | Linear                     | inear Screen origin (0,0)                                                                                                                             |  |  |  |  |  |  |  |  |  |
| B5                   | WSTART  | XY                         | Y Window starting corner                                                                                                                              |  |  |  |  |  |  |  |  |  |
| B6                   | WEND    | XY                         | Y Window ending corner                                                                                                                                |  |  |  |  |  |  |  |  |  |
| B7‡                  | DYDX    | XY                         | Y Pixel array dimensions (rows:columns)                                                                                                               |  |  |  |  |  |  |  |  |  |
| B10-B14 <sup>†</sup> |         |                            | Reserved registers                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|                      |         | 1/0 1                      | Registers                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| Address              | Name    | C                          | Description and Elements (Bits)                                                                                                                       |  |  |  |  |  |  |  |  |  |
| >C00000B0            | CONTROL | W -Wi<br>T -Tra<br>PBH-Pix | el processing operations (22 options)<br>ndow clipping or pick operation<br>nsparency operation<br>Blt horizontal direction<br>Blt vertical direction |  |  |  |  |  |  |  |  |  |
| >C0000130            | CONVSP  | XY-to-lin                  | XY-to-linear conversion (source pitch)                                                                                                                |  |  |  |  |  |  |  |  |  |
| > C0000140           | CONVDP  | XY-to-lin                  | XY-to-linear conversion (destination pitch)                                                                                                           |  |  |  |  |  |  |  |  |  |
| > C0000150           | PSIZE   | Pixel size                 | (1,2,4,8,16)                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| >C0000160            | PMASK   | Plane ma                   | sk – pixel format                                                                                                                                     |  |  |  |  |  |  |  |  |  |

<sup>†</sup> These registers are changed by PIXBLT execution.

<sup>‡</sup> Used for common rectangle function with window pick.

# PIXBLT Pixel Block Transfer – XY to XY

**Source Array** The source pixel array for the processing operation is defined by the contents of the SADDR, SPTCH, CONVSP, OFFSET, and DYDX registers:

- At the outset of the instruction, SADDR contains the XY address of the pixel with the lowest address in the array. It is used with OFFSET and CONVSP to calculate the linear address of the starting location of the array.
- SPTCH contains the linear difference in the starting addresses of adjacent rows of the source array (typically this is the screen pitch).
   SPTCH must be a power of two (greater than or equal to 16) and CONVSP must be set to correspond to the SPTCH value.
- CONVSP is computed by operating on the SPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing, window clipping and corner adjust.
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, SADDR points to the next pixel (or word of pixels) to be read from the source array. When the block transfer is complete, SADDR points to the **linear address** of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

#### Destination Array

The location of the destination pixel array is defined by the contents of the DADDR, DPTCH, CONVDP, OFFSET, and DYDX registers:

- At the outset of the instruction, DADDR contains the XY address of the pixel with the lowest address in the array. It is used with OFFSET and CONVDP to calculate the linear address of the starting location of the array.
- DPTCH contains the linear difference in the starting addresses of adjacent rows of the destination array (typically this is the screen pitch).
   DPTCH must be a power of two (greater than or equal to 16) and CONVDP must be set to correspond to the DPTCH value.
- CONVDP is computed by operating on the DPTCH register with the LMO instruction; it is used for the XY calculations involved in XY addressing, window clipping and corner adjust.
- DYDX specifies the dimensions of both the source and destination arrays in pixels. The DY portion of DYDX contains the number of rows in the array, while the DX portion contains the number of columns.

During instruction execution, DADDR points to the next pixel (or word of pixels) to be read from the destination array. When the block transfer is complete, DADDR points to the **linear address** of the first pixel on the **next** row of pixels that would have been moved had the block transfer continued.

| Window<br>Checking | Window checking can be used with this instruction by setting the two W bits in the CONTROL register to the desired value. If window checking mode 1, 2, or 3 is selected, the WSTART and WEND registers define the XY starting and ending corners of a rectangular window.                                                                            |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <b>0</b> No windowing. The entire pixel array is drawn and the WVP and V bits are unaffected.                                                                                                                                                                                                                                                         |
|                    | 1 <i>Window hit</i> . No pixels are drawn. The V bit is set to 0 if any portion of the destination array lies within the window. Otherwise, the V bit is set to 1.                                                                                                                                                                                    |
|                    | If the V bit is set to 0, the DADDR and DYDX registers are modified to correspond to the common rectangle formed by the intersection of the destination array with the rectangular window. DADDR is set to the XY address of the pixel in the starting corner of the common rectangle. DYDX is set to the X and Y dimensions of the common rectangle. |
|                    | If the V bit is set to 1, the array lies entirely outside the window, and the values of DADDR and DYDX are indeterminate.                                                                                                                                                                                                                             |
|                    | 2 Window miss. If the array lies <b>entirely</b> within the active window, it is drawn and the V bit is set to 0. Otherwise, no pixels are drawn, the V and WVP bits are set to 1, and the instruction is aborted.                                                                                                                                    |
|                    |                                                                                                                                                                                                                                                                                                                                                       |

- **3** Window clip. The source and destination arrays are preclipped to the window dimensions. Only those pixels that lie within the common rectangle (corresponding to the intersection of the specified array and the window) are drawn. If any preclipping is required, the V bit is set to 1.
- Pixel
- **Processing** Pixel processing can be used with this instruction. The PPOP field of the CONTROL I/O register specifies the pixel processing operation that will be applied to pixels as they are processed with the destination array. There are 16 Boolean and 6 arithmetic operations; the default case at reset is the *replace* ( $S \rightarrow D$ ) operation. Note that the data is read through the plane mask and then processed. The 6 arithmetic operations do not operate with pixel sizes of one or two bits per pixel. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Corner Adjust** The PBH and PBV bits in the CONTROL I/O register govern the direction of the PixBlt. If the source and destination arrays overlap, then PBH and PBV should be set to prevent any portion of the source array from being overwritten before it is moved. This PixBlt performs the corner adjust function automatically under the control of the PBH and PBV bits. The SADDR and DADDR registers should be set to correspond to the appropriate format address of the **first** pixel on the **first** line of the source (XY) and destination (XY) arrays, respectively.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it expands and processes the source data. At reset, the default case for transparency is *off*.
- **Plane Mask** The plane mask is enabled for this instruction.

# PIXBLT Pixel Block Transfer - XY to XY PIXBLT

| Interrupts                  | This instruction can be interrupted at a word or row boundary of the desti-<br>nation array. When the PixBlt is interrupted, the TMS34010 sets the PBX<br>bit in the status register and then pushes the status register on the stack.<br>At this time, DPTCH, SPTCH, and B10-B14 contain intermediate values.<br>DADDR points to the linear address of the next word of pixels to be modi-<br>fied after the insterrupt is processed. SADDR points to the address of the<br>next 32 pixels to be read from the source array after the interrupt is proc-<br>essed. |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             | Before executing the RETI instruction to return from the interrupt, restore<br>any B-file registers that were modified (also restore the CONTROL register<br>if it was modified). This allows the TMS34010 to resume the PixBlt cor-<br>rectly. You can inhibit the TMS34010 from resuming the PixBlt by exe-<br>cuting an RETS 2 instruction instead of RETI; however, SPTCH, DPTCH,<br>and B10-B14 will contain indeterminate values.                                                                                                                             |
| Shift Register<br>Transfers | If the SRT bit in the DPYCTL I/O register is set, each memory read or write initiated by the PixBIt generates a shift register transfer read or write cycle at the selected address. This operation can be used for bulk memory clears or transfers. (Not all VRAMs support this capability.)                                                                                                                                                                                                                                                                       |
| Words                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Machine<br>States           | See Section 13.4, PIXBLT Instructions Timing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Status Bits                 | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V If window clipping is enabled - 1 if a window violation occurs, 0 otherwise. Unaffected if window clipping not enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |
| Examples                    | Before the PIXBLT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXBLT examples use the following implied operand setup.                                                                                                                                                                                                                                                                                                                                                                                 |
|                             | Register File B:I/O Registers:SADDR (B0)= >0020 0004CONVSP= >0016SPTCH (B1)= >0000 0200CONVDP= >0016DADDR (B2)= >0041 0004PSIZE= >0004DPTCH (B3)= >0000 0200PMASK= >0000OFFSET(B4)= >0001 0000CONTROL= >0000WSTART(B5)= >0030 0009(W=00, T=0, PP=00000)WEND (B6)= >0042 0012DYDX (B7)                                                                                                                                                                                                                                                                               |
|                             | Additional implied operand values are listed with each example. For this example, assume that memory contains the following data before instruction execution.                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Linear Data<br>Address Data<br>>14000 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC<br>>14200 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC<br>>14400 >3210, >7654, >BA98, >FEDC, >3210, >7654, >BA98, >FEDC<br>>18200 to<br>>18680 >3333                                                                                                                                                                                                                                                                                                         |

ľ l

# PIXBLT Pixel Block Transfer - XY to XY

**Example 1** This example uses the *replace*  $(S \rightarrow D)$  pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >0000 (T=0, W=00, PP=00000).

After instruction execution, memory will contain the following values:

0 1 2 3 4 5 6 7 8 9 Å B C D E F 0 1 2 3 4 5 6 7 8 9 Å B C D E F A d 41 3 3 3 3 4 5 6 7 8 9 Å B C D E F 0 1 2 3 4 5 6 7 8 9 3 3 3 3 3 3 d r 42 3 3 3 3 4 5 6 7 8 9 Å B C D E F 0 1 2 3 4 5 6 7 8 9 3 3 3 3 3 3 e s 43 3 3 3 3 4 5 6 7 8 9 Å B C D E F 0 1 2 3 4 5 6 7 8 9 3 3 3 3 3 3 s

**Example 2** This example uses the (*D* adds S)  $\rightarrow$  *D* pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4400 (T=0, W=00, PP=10001).

|   |    |     |   |   |   |   |     |     |     |   |   | Х | A | dd | dre | ess | 5 |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|----|-----|---|---|---|---|-----|-----|-----|---|---|---|---|----|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Υ |    | 000 |   |   |   |   |     |     |     |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|   |    | 012 | 3 | 4 | 5 | 6 | 7 3 | 89  | ) A | в | С | D | Е | F  | 0   | 1   | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | B | С | D | Е | F |
| Α |    |     |   |   |   |   |     |     |     |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| d | 41 | 333 | 3 | 7 | 8 | 9 | A١  | 3 C | D   | Е | F | F | F | F  | 3   | 4   | 5 | 6 | 7 | 8 | 9 | А | В | С | 3 | 3 | 3 | 3 | 3 | 3 |
| d |    |     |   |   |   |   |     |     |     |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| r | 42 | 333 | 3 | 7 | 8 | 9 | A١  | 3 C | D   | Е | F | F | F | F  | 3   | 4   | 5 | 6 | 7 | 8 | 9 | А | В | С | 3 | 3 | 3 | 3 | 3 | 3 |
| е |    |     |   |   |   |   |     |     |     |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| s | 43 | 333 | 3 | 7 | 8 | 9 | A   | ΒC  | D   | Е | F | F | F | F  | 3   | 4   | 5 | 6 | 7 | 8 | 9 | А | В | С | 3 | 3 | 3 | 3 | 3 | 3 |
| s |    |     |   |   |   |   |     |     |     |   |   |   |   |    |     |     |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

# PIXBLT Pixel Block Transfer - XY to XY PIXBLT

| Example 3 | This example uses transparency and the ( $D SUBS S$ ) $\rightarrow D$ pixel processing operation. Before instruction execution, PMASK = >0000 and CONTROL = >4C20 (T=1, W=00, PP=10011). |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|
|           | After instruction execution, memory will contain the following values:                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | X Address<br>Y 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | d<br>r 42 333333333333333333312333333333333333                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | e<br>s 43 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Example 4 | This example uses window operation 3 (the destination is clipped). Before instruction execution, PMASK = $>0000$ and CONTROL = $>00C0$ (T=0, W=11, PP=00000).                            |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | After instruction execution, memory will contain the following values:                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | X Address<br>Y 00000000000000001111111111111111<br>0123456789ABCDEF0123456789ABCDEF                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | A<br>d 41 3333333339ABCDEF012333333333333333                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | d<br>r 42 3 3 3 3 3 3 3 3 9 A B C D E F 0 1 2 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | e<br>s 43 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Example 5 | This example uses plane masking; the third least significant bit is masked. Before instruction execution, PMASK = >55555 and CONTROL = >0000 $(T=0, W=00, PP=00000)$ .                   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | After instruction execution, memory will contain the following values:                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | X Address<br>Y 00000000000000001111111111111111                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | A<br>d 41 3 3 3 3 1 1 3 3 9 9 B B 9 9 B B 1 1 3 3 1 1 3 3 9 9 3 3 3 3 3 3                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | d<br>r 42 3 3 3 3 1 1 3 3 9 9 B B 9 9 B B 1 1 3 3 1 1 3 3 9 9 3 3 3 3 3 3                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|           | e<br>s 43 3 3 3 3 1 1 3 3 9 9 B B 9 9 B B 1 1 3 3 1 1 3 3 9 9 3 3 3 3 3 3<br>s                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

# PIXT Pixel Transfer - Register to Indirect PIXT

| Syntax              | PIXT <rs></rs>                                                                                                                                                                                                                                                                                                                             | * <rd></rd>                        |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------|-----------------------------|----------------------------|-------------------------------|---------------------------|-----------------|--|--|--|--|--|--|--|
| Execution           | (pixel)Rs → (pixel)*Rd                                                                                                                                                                                                                                                                                                                     |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
|                     |                                                                                                                                                                                                                                                                                                                                            |                                    |                         | _                           |                            |                               |                           |                 |  |  |  |  |  |  |  |
| Encoding            | 15 14 13                                                                                                                                                                                                                                                                                                                                   |                                    | 0 9 8                   |                             | 6 5<br>T                   | 4 3                           | 2 1                       |                 |  |  |  |  |  |  |  |
|                     | 1 1 1                                                                                                                                                                                                                                                                                                                                      | 1 1                                | 0 0                     | Rs                          |                            | R                             | Rd                        |                 |  |  |  |  |  |  |  |
| Operands            | Rs The sou                                                                                                                                                                                                                                                                                                                                 | rce pixel is r                     | ight justifi            | ed in the                   | specifie                   | d register                    |                           |                 |  |  |  |  |  |  |  |
|                     | *Rd Destinat<br>memory                                                                                                                                                                                                                                                                                                                     | <i>ion register</i><br>address cor |                         |                             |                            |                               | at the li                 | near            |  |  |  |  |  |  |  |
| Description         | PIXT transfers a pixel from the source register to the <b>linear</b> memory address contained in the destination register. The source pixel is the 1, 2, 4, 8, or 16 LSBs of the source register, depending on the pixel size specified in the PSIZE I/O register. The source and destination registers must be in the same register file. |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
| Implied<br>Operands | I/O Registers                                                                                                                                                                                                                                                                                                                              |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
| operande            | Address Name Description and Elements (Bits)                                                                                                                                                                                                                                                                                               |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
|                     | >C00000B0     CONTROL     PP- Pixel processing operations (22 options)       T     - Transparency operation                                                                                                                                                                                                                                |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
|                     | >C0000150     PSIZE     Pixel size (1,2,4,6,8,16)                                                                                                                                                                                                                                                                                          |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
|                     | > C0000160     PMASK     Plane mask - pixel format                                                                                                                                                                                                                                                                                         |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
| Pixel<br>Processing | The PP field of eration to be cation. The c                                                                                                                                                                                                                                                                                                | applied to a                       | the pixel a at reset is | as it is tra<br>the pixe    | ansferred                  | to the d<br>sing <i>repla</i> | estinatio                 | n lo-<br>ation. |  |  |  |  |  |  |  |
| Window<br>Checking  | Window chee<br>ignored.                                                                                                                                                                                                                                                                                                                    | cking <b>cann</b>                  | ot be use               | d with th                   | nis instru                 | ction. T                      | he W bit                  | ts are          |  |  |  |  |  |  |  |
| Transparency        | Transparency<br>CONTROL I/<br>pixels <i>after</i> it<br>sparency is o                                                                                                                                                                                                                                                                      | O register t<br>processes the      | o 1. The                | TMS340                      | 010 che                    | cks for 0                     | (transpa                  | arent)          |  |  |  |  |  |  |  |
| Plane Mask          | The plane ma                                                                                                                                                                                                                                                                                                                               | sk is enable                       | d for this              | instructic                  | n.                         |                               |                           |                 |  |  |  |  |  |  |  |
| Words               | 1                                                                                                                                                                                                                                                                                                                                          |                                    |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |
| Machine<br>States   |                                                                                                                                                                                                                                                                                                                                            | P                                  | Pixel Proce             | ssing Op                    | eration                    |                               |                           |                 |  |  |  |  |  |  |  |
|                     | PSIZE         Rep           1,2,4,8         2+(3)           16         2+(3)                                                                                                                                                                                                                                                               |                                    | 04+(3),11               | ADDS<br>5+(3),11<br>5+(1),9 | SUB<br>5+(3),12<br>5+(1),9 | SUBS<br>6+(3),11<br>6+(1),10  | MIN/M<br>5+(3),<br>5+(1), | 10              |  |  |  |  |  |  |  |
| Status Bits         | N Unaffecte<br>C Unaffecte<br>Z Unaffecte<br>V Unaffecte                                                                                                                                                                                                                                                                                   | ed<br>ed                           |                         |                             |                            |                               |                           |                 |  |  |  |  |  |  |  |

After

Examples PIXT A0,\*A1

#### Before

| A0            | A1         | @>20500 | PSIZE | PP    | т | PMASK | @>20500 |
|---------------|------------|---------|-------|-------|---|-------|---------|
| 1) >0000 FFFF | >0002 0500 | >0000   | >0001 | 00000 | 0 | >0000 | >0001   |
| 1) >0000 FFFF | >0002 0500 | >0000   | >0002 | 00000 | 0 | >0000 | >0003   |
| 1) >0000 FFFF | >0002 0500 | >0000   | >0004 | 00000 | 0 | >0000 | >000F   |
| 1) >0000 FFFF | >0002 0500 | >0000   | >0008 | 00000 | 0 | >0000 | >00FF   |
| 1) >0000 FFFF | >0002 0500 | >0000   | >0010 | 00000 | 0 | >0000 | >FFFF   |
| 1) >0000 0006 | >0002 0508 | >0000   | >0004 | 00000 | 0 | >0000 | >0600   |
| 2) >0000 0006 | >0002 0508 | >0300   | >0004 | 01010 | 0 | >0000 | >0500   |
| 3) >0000 0006 | >0002 0508 | >0100   | >0004 | 00001 | 0 | >0000 | >0000   |
| 4) >0000 0006 | >0002 0508 | >0100   | >0004 | 00001 | 1 | >0000 | >0100   |
| 5) >0000 0006 | >0002 0508 | >0000   | >0004 | 00000 | 0 | >AAAA | >0400   |
|               |            |         |       |       |   |       |         |

#### Notes:

- 1) S replaces D
- źý
- (S XOR D) replaces D (S AND D) = 0, transparency is off, D is replaced (S + D) = 0, transparency is on, D is not replaced S replaces unmasked bits of D 3) 4) 5)

# PIXT Pixel Transfer - Register to Indirect XY

| PIXT | • |
|------|---|
|------|---|

| Syntax    | ΡΙΧ | T     | $\langle Rs \rangle$ | ,* <f< th=""><th>?d&gt;.:</th><th>XY</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></f<> | ?d>.:  | XY    |   |   |   |    |   |   |   |   |    |   |
|-----------|-----|-------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|---|---|---|----|---|---|---|---|----|---|
| Execution | (pi | kel)F | ls →                 | (pi)                                                                                                                                     | kel)*∣ | Rd.XY | / |   |   |    |   |   |   |   |    |   |
| Encoding  | 15  | 14    | 13                   | 12                                                                                                                                       | 11     | 10    | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1  | 0 |
|           | 1   | 1     | 1                    | 1                                                                                                                                        | 0      | 0     | 0 |   | F | ls |   | R |   | R | ≀d |   |
|           |     |       |                      |                                                                                                                                          |        |       |   |   |   |    |   |   |   |   |    |   |

#### **Operands Rs** The source pixel is right justified in the specified register.

\*Rd.XY Destination register indirect in XY format. The destination location is the XY address contained in the specified register. The X value occupies the 16 LSBs of the register and the Y value occupies the 16 MSBs.

**Description** PIXT transfers a pixel from the source register to the XY memory address contained in the destination register. The source pixel is the 1, 2, 4, 8, or 16 LSBs of the source register, depending on the pixel size specified in the PSIZE I/O register. The source and destination registers must be in the same register file.

#### Implied Operands

| B File Registers                             |         |         |                                                                                                       |  |  |  |  |  |
|----------------------------------------------|---------|---------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Register                                     | Name    | Format  | Description                                                                                           |  |  |  |  |  |
| B3                                           | DPTCH   | Linear  | Destination pitch                                                                                     |  |  |  |  |  |
| B4                                           | OFFSET  | Linear  | Screen origin (0,0)                                                                                   |  |  |  |  |  |
| B5                                           | WSTART  | XY      | Window starting corner                                                                                |  |  |  |  |  |
| B6                                           | WEND    | XY      | Window ending corner                                                                                  |  |  |  |  |  |
| I/O Registers                                |         |         |                                                                                                       |  |  |  |  |  |
| Address Name Description and Elements (Bits) |         |         |                                                                                                       |  |  |  |  |  |
| >C00000B0                                    | CONTROL | w – w   | ixel processing operations (22 options)<br>/indow clipping or pick operation<br>ransparency operation |  |  |  |  |  |
| >C0000140                                    | CONVDP  | XY-to   | linear conversion (destination pitch)                                                                 |  |  |  |  |  |
| >C0000150                                    | PSIZE   | Pixel s | size (1,2,4,8,16)                                                                                     |  |  |  |  |  |
| >C0000160                                    | PMASK   | Plane   | mask – pixel format                                                                                   |  |  |  |  |  |

### Window

Checking

Window checking can be selected by setting the W bits in the CONTROL register to the desired value. If one of the three active window modes (1, 2, or 3) is selected, the WSTART and WEND registers define the starting and ending window corners. When an attempt is made to write a pixel inside or outside a window, the results depend on the selected window checking mode:

- **0** No window checking. The pixel is drawn and the WVP and V bits are unaffected.
- 1 Window hit. No pixels are drawn. The V bit is set to 0 if the pixel lies within the window; otherwise, it is set to 1.
- 2 Window miss. If the pixel lies outside the window, the V and WVP bits are set to 1 and the instruction is aborted (no pixels are drawn). Otherwise, the pixel is drawn and the V bit is set to 0.

#### Pixel Transfer - Register to Indirect XY PIXT

**3** Window clip. If the pixel lies outside the window, the V bit is set to 1 and the instruction is aborted (no pixels are drawn). Otherwise, the pixel is drawn and the V bit is set to 0.

For more information, see Section 7.10, Window Checking, on page 7-25.

- Pixel Processing The PP field of the CONTROL I/O register specifies the pixel processing operation of that will be applied to the pixel as it is transferred to the destination location. The default case at reset is the pixel processing replace operation. For more information, see Section 7.7, Pixel Processing, on page 7-15.
- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels after it processes the source data. At reset, the default case for transparency is off.

Plane Mask The plane mask is enabled for this instruction.

Words

1

Machine States

| Pixel Processing Operation |         |         |     |      |     |      |                      | Window<br>Violation |            |            |
|----------------------------|---------|---------|-----|------|-----|------|----------------------|---------------------|------------|------------|
| PSIZE                      | Replace | Boolean | ADD | ADDS | SUB | SUBS | MIN/MAX              | W=1                 | W=2        | W=3        |
| 1,2,4,8<br>16              |         |         |     |      |     |      | 7+(3),13<br>7+(1),11 | 6,9<br>6,9          | 6,9<br>6,9 | 4,7<br>4,7 |

#### Status Bits

- Ν Unaffected Unaffected
- С ž
- Unaffected
- 1 if window clipping enabled and window violation or pick occurs, 0 if no window violation occurs. Unaffected if window clipping is not enabled.

# PIXT Pixel Transfer - Register to Indirect XY

After

**Examples** Before the PIXT instruction can be executed, the implied operand registers must be loaded with appropriate values. These PIXT examples use the following implied operand setup.

| <b>Register File</b> | B:                   | I/O Registers: |
|----------------------|----------------------|----------------|
| DPTCH (B3)           | = >00000800          | CONVDP = >0014 |
| OFFSET (B4)          | = >00000000          |                |
| WTART (B5)           | = >00300020          |                |
| WEND (B6)            | = >005 <b>0</b> 0142 |                |

PIXT A0,\*A1.XY

#### **Before**

| A0                                                                                                                                                                                                                        | A1                                                                                                                                                                   | @>20500                                                                                                  | PSIZE                                                                                                             | PP                                                                                                       | w                                                                    | т             | PMASK                                                                                                             | @>20500                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 1) >0000 FFFF<br>1) >0000 FFFF<br>1) >0000 FFFF<br>1) >0000 FFFF<br>1) >0000 FFFF<br>1) >0000 0006<br>2) >0000 0006<br>3) >0000 0006<br>4) >0000 0006<br>5) >0000 0006<br>6) >0000 0006<br>7) >0000 0006<br>8) >0000 0006 | >0040 0500<br>>0040 0280<br>>0040 0140<br>>0040 00A0<br>>0040 0050<br>>0040 0142<br>>0040 0142<br>>0040 0142<br>>0040 0142<br>>0040 0142<br>>0040 0142<br>>0040 0143 | >0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0300<br>>0100<br>>0100<br>>0000<br>>0000<br>>0000<br>>0000 | >0001<br>>0002<br>>0004<br>>0010<br>>0004<br>>0004<br>>0004<br>>0004<br>>0004<br>>0004<br>>0004<br>>0004<br>>0004 | 00000<br>00000<br>00000<br>00000<br>00000<br>01010<br>00001<br>00001<br>00000<br>00000<br>00000<br>00000 | 00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>00<br>11<br>11 | 0000000010000 | >0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>0000<br>>AAAA<br>>0000<br>>0000<br>>0000 | >0001<br>>0003<br>>000F<br>>00FF<br>>FFFF<br>>0600<br>>0500<br>>0000<br>>0100<br>>0400<br>>0600<br>>0000<br>>0000 |
| 0) - 0000 0000                                                                                                                                                                                                            | - 00-0 0143                                                                                                                                                          | - 0000                                                                                                   | ~ 0004                                                                                                            | 00000                                                                                                    | 10                                                                   | 0             | - 0000                                                                                                            | - 0000                                                                                                            |

XY Address in A1 = Linear Address > 20500

#### Notes:

- 1) S replaces D
- 2) (S XOR D) replaces D
- 3) (S AND D) = 0, transparency is off, D is replaced
- 4) (S + D) = 0, transparency is on, D not replaced
- 5) S replaces unmasked bits of D
- 6) Window Option = 3, D inside window, S replaces D
- Window Option = 3, D outside window, D not replaced, V bit set in status register
- Window Option = 2, D outside window, D not replaced, WV interrupt generated, V bit set in status register

#### PIXT Pixel Transfer - Indirect to Register PIXT

| Syntax              | <b>PIXT</b> *< <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Execution           | (pixel)*Rs → (pixel)Rd                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Encoding            | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         1       1       1       1       0       1       Rs       R       Rd                                                                                                                                                       |  |  |  |  |  |  |  |  |
| Operands            | <b>Rs</b> Source register indirect. The source pixel is located at the <b>linear</b> memory address contained in the specified register.                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| Description         | PIXT transfers a pixel from the <b>linear</b> memory address contained in the source register to the destination register. When the pixel is moved into the register, it is right justified and zero extended to 32 bits according to the pixel size specified in the PSIZE I/O register. The source and destination registers must be in the same register file. |  |  |  |  |  |  |  |  |
| Implied<br>Operands | I/O Registers                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| oporanao            | Address Name Description and Elements (Bits)                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                     | >C0000150 PSIZE Pixel size (1,2,4,6,8,16)                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                     | >C0000160 PMASK Plane mask - pixel format                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Window<br>Checking  | Window checking cannot be used with this instruction. The W bits are ignored.                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
| Pixel<br>Processing | Pixel processing cannot be used with this instruction.                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Transparency        | Transparency cannot be used with this instruction.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| Plane Mask          | The plane mask is enabled for this instruction.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Words               | 1                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| Machine<br>States   | 4,7                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |
| Status Bits         | <ul> <li>N Undefined</li> <li>C Undefined</li> <li>Z Undefined</li> <li>V Set to 1 if the pixel is 1, set to 0 if the pixel is 0.</li> </ul>                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |

Ì

### Examples

Assume that memory contains the following values:

| Address | Data  |
|---------|-------|
| @>20500 | >FFFF |
| @>20510 | >3333 |

PIXT \*A0,A1

#### <u>Before</u>

#### <u>After</u>

| A0<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500<br>>0002 0500 | PSIZE<br>>0001<br>>0002<br>>0002<br>>0004<br>>0004<br>>0008<br>>0008<br>>0010 | PMASK<br>>0000<br>>FFFF<br>>0000<br>>5555<br>>0000<br>>9999<br>>0000<br>>5454<br>>0000<br>>5454 | A1<br>>0000 0001<br>>0000 0000<br>>0000 0002<br>>0000 0002<br>>0000 000F<br>>0000 00FF<br>>0000 00FF<br>>0000 00FF<br>>0000 FFFF<br>>0000 4567 |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| >0002 0500                                                                                                                                     | >0010                                                                         | >0000                                                                                           | >0000 FFFF                                                                                                                                     |
| >0002 0500                                                                                                                                     | >0010                                                                         | >BA98                                                                                           | >0000 4567                                                                                                                                     |
| >0002 0510                                                                                                                                     | >0010                                                                         | >BA98                                                                                           | >0000 0123                                                                                                                                     |

# PIXT Pixel Transfer - Indirect to Indirect

| Syntax              |                                                                              | > * < Pd>                                                                                                                                                                                                                                        |                                              |                   |                |                 |                |                 |             |                |                    |               |  |
|---------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------|----------------|-----------------|----------------|-----------------|-------------|----------------|--------------------|---------------|--|
| -                   | $PIXT  * < Rs > , * < Rd >$ $pixel(*Rs) \rightarrow pixel(*Rd)$              |                                                                                                                                                                                                                                                  |                                              |                   |                |                 |                |                 |             |                |                    |               |  |
| Execution           | pixel(*Rs) →                                                                 | pixel(*R                                                                                                                                                                                                                                         | 3)                                           |                   |                |                 |                |                 |             |                |                    |               |  |
| Encoding            | 15 14 13                                                                     | 12 11                                                                                                                                                                                                                                            | 10 9                                         | 8                 | 7              | 6               | 5              | 4               | 3           | _2             | 1                  | 0             |  |
|                     | 1 1 1                                                                        | 1 1                                                                                                                                                                                                                                              | <u>    1                                </u> |                   | F              | <b>≀</b> s      |                | R               |             | F              | ld                 |               |  |
| Operands            | *Rs Source<br>memor                                                          | e <i>register i</i><br>ry address                                                                                                                                                                                                                | <i>ndirect.</i><br>contain                   | The<br>ed in      | sour<br>the s  | ce pi<br>pecifi | xel i<br>ed re | s loc<br>egiste | ated<br>er. | at ti          | ne li              | near          |  |
|                     | *Rd Destination<br>memory                                                    | <b>*Rd</b> <i>Destination register indirect.</i> The destination location is at the <b>linear</b> memory address contained in the specified register.                                                                                            |                                              |                   |                |                 |                |                 |             |                |                    |               |  |
| Description         | source registe                                                               | PIXT transfers a pixel from the <b>linear</b> memory address contained in the source register to the <b>linear</b> memory address contained in the destination register. The source and destination registers must be in the same register file. |                                              |                   |                |                 |                |                 |             |                |                    | ation         |  |
| Implied<br>Operands |                                                                              | I/O Registers                                                                                                                                                                                                                                    |                                              |                   |                |                 |                |                 |             |                |                    |               |  |
| eportuneo           | Address                                                                      | Name                                                                                                                                                                                                                                             |                                              |                   | scrip          |                 | nd E           | leme            | nts (       | Bits)          |                    |               |  |
|                     | >C00000B0                                                                    | CONTRO                                                                                                                                                                                                                                           |                                              | Pixel p<br>Transp |                |                 |                |                 | 22 0        | otions         | ;)                 |               |  |
|                     | >C0000150                                                                    | PSIZE                                                                                                                                                                                                                                            | Pixe                                         | size (            | 1,2,4,         | 6,8,16          | 5)             | •               |             |                |                    |               |  |
|                     | >C0000160                                                                    | PMASK                                                                                                                                                                                                                                            | Plan                                         | e mask            | c – pix        | el forr         | nat            |                 | <b>.</b>    |                |                    |               |  |
| Pixel<br>Processing | The PP field<br>eration that w<br>tination array<br>operation. Fo<br>7-15.   | vill be app<br>v. The de                                                                                                                                                                                                                         | lied to t<br>fault ca                        | he piz<br>ise at  | xels a<br>rese | s the<br>t is t | y are<br>he p  | e tran<br>lixel | sferr       | ed to<br>essin | the<br>g <i>re</i> | des-<br>blace |  |
| Window<br>Checking  | Window cheo<br>ignored.                                                      | cking <b>can</b>                                                                                                                                                                                                                                 | not be                                       | used              | with           | this            | instr          | uctio           | n. T        | he V           | V bit              | s are         |  |
| Transparency        | Transparency<br>CONTROL I/<br>pixels <i>after</i> it<br>sparency is <i>o</i> | O register<br>processes                                                                                                                                                                                                                          | to 1.                                        | The 1             | MS3            | 4010            | ) che          | cks             | for 0       | (tra           | nspa               | rent)         |  |
| Plane Mask          | The plane ma                                                                 | isk is enab                                                                                                                                                                                                                                      | led for t                                    | his in            | struc          | tion.           |                |                 |             |                |                    |               |  |
| Words               | 1                                                                            |                                                                                                                                                                                                                                                  |                                              |                   |                |                 |                |                 |             |                |                    |               |  |
| Machine             |                                                                              |                                                                                                                                                                                                                                                  |                                              |                   |                |                 |                |                 |             |                |                    |               |  |

States

| Pixel Processing Operation |                                                 |          |          |          |          |          |          | Window<br>Violation |     |   |
|----------------------------|-------------------------------------------------|----------|----------|----------|----------|----------|----------|---------------------|-----|---|
| PSIZE                      | PSIZE Replace Boolean ADD ADDS SUB SUBS MIN/MAX |          |          |          |          |          | W=1      | W=2                 | W=3 |   |
|                            | 4+(3),10                                        |          |          | 7+(3),13 |          |          |          | -                   | -   | - |
| 16                         | 4+(1),8                                         | 6+(1),10 | 6+(1),10 | 7+(1),11 | 7+(1),11 | 8+(1),12 | 7+(1),11 | -                   | -   | - |

After

| Status | Bits | N | Un | affect | ed |
|--------|------|---|----|--------|----|
|        |      |   |    |        |    |

- Unaffected С Z Unaffected
  - V Unaffected

\*A0,\*A1 Examples PIXT

Before

| A0             | A1         | @>20500 | PSIZE | PP    | т | PMASK | @>20500 | @>20510 |
|----------------|------------|---------|-------|-------|---|-------|---------|---------|
| 1) >0002 0500  | >0002 0508 | _>000F  | >0001 | 00000 | 0 | >0000 | >010F   | XXXX    |
| 1) >0002 0500  | >0002 0508 | >000F   | >0002 | 00000 | 0 | >0000 | >030F   | XXXX    |
| 1) >0002 0500  | >0002 0508 | >000F   | >0004 | 00000 | 0 | >0000 | >0F0F   | XXXX    |
| 1) >0002 0500  | >0002 0508 | >00EF   | >0008 | 00000 | 0 | >0000 | >EFEF   | XXXX    |
| 1) >0002 0500  | >0002 0508 | >1234   | >0010 | 00000 | 0 | >0000 | >3434   | >xx12   |
| 2) >0002 0500  | >0002 0508 | >030F   | >0004 | 01010 | 0 | >0000 | >0C0F   | XXXX    |
| 3) > 0002 0500 | >0002 0508 | >010E   | >0004 | 00001 | 0 | >0000 | >000E   | XXXX    |
| 4) >0002 0500  | >0002 0508 | >020E   | >0004 | 00001 | 1 | >0000 | >020E   | XXXX    |
| 5) >0002 0500  | >0002 0508 | >000F   | >0004 | 00000 | 0 | >AAAA | >050F   | XXXX    |

#### Notes:

- 1) S replaces D
- 2)
- (S XOR D) replaces D (S AND D) = 0, transparency is off, D is replaced (S + D) = 0, transparency is on, D not replaced 3)
- 4)
- S replaces unmasked bits of D 5)

## PIXT Pixel Transfer - Indirect XY to Register

| Syntax | ΡΙΧΤ | *< <i>Rs</i> >. <b>XY</b> ,< <i>Rd</i> > |
|--------|------|------------------------------------------|
|--------|------|------------------------------------------|

**Execution**  $(pixel)^*Rs.XY \rightarrow (pixel)Rd$ 

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |  |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|--|
|          | 1  | 1  | 1  | 1  | 0  | 0  | 1 |   | B | s |   | R |   | F | ₹d |   |  |

**Operands \*Rs.XY** *Source register indirect in XY format.* The source operand is at the XY memory address contained in the specified register. The X value occupies the 16 LSBs of the register and the Y value occupies the 16 MSBs.

**Description** PIXT transfers a pixel from the XY memory address contained in the source register to the destination register. When the pixel is moved into the register, it is right justified and zero extended to 32 bits according to the pixel size specified in the PSIZE I/O register. The source and destination registers must be in the same register file.

#### Implied Operands

|           | B File Registers |            |                                        |  |  |  |  |  |  |  |
|-----------|------------------|------------|----------------------------------------|--|--|--|--|--|--|--|
| Register  | Name             | Format     | Format Description                     |  |  |  |  |  |  |  |
| B3        | DPTCH            | Linear     | Linear Destination pitch               |  |  |  |  |  |  |  |
| B4        | OFFSET           | Linear     | Linear Screen origin (0,0)             |  |  |  |  |  |  |  |
|           |                  | I/O R      | I/O Registers                          |  |  |  |  |  |  |  |
| Address   | Name             | D          | Description and Elements (Bits)        |  |  |  |  |  |  |  |
| >C0000130 | CONVSP           | XY-to-line | XY-to-linear conversion (source pitch) |  |  |  |  |  |  |  |
| >C0000150 | PSIZE            | Pixel size | Pixel size (1,2,4,8,16)                |  |  |  |  |  |  |  |
| >C0000160 | PMASK            | Plane mas  | sk – pixel format                      |  |  |  |  |  |  |  |

| Window<br>Checking<br>Pixel | Window checking <b>cannot</b> be used with this instruction. The W bits are ignored.                                                         |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Processing                  | Pixel processing cannot be used with this instruction.                                                                                       |
| Transparency                | Transparency cannot be used with this instruction.                                                                                           |
| Plane Mask                  | The plane mask is enabled for this instruction.                                                                                              |
| Words                       | 1                                                                                                                                            |
| Machine<br>States           | 6,9                                                                                                                                          |
| Status Bits                 | <ul> <li>N Undefined</li> <li>C Undefined</li> <li>Z Undefined</li> <li>V Set to 1 if the pixel is 1, set to 0 if the pixel is 0.</li> </ul> |

## PIXT Pixel Transfer - Indirect XY to Register

**Examples** These PIXT examples use the following implied operand setup.

| <b>Register File E</b> | 3:          | I/O Registers: |
|------------------------|-------------|----------------|
| DPTCH (B3)             | = >800      | CONVSP = >0014 |
| OFFSET (B4)            | = >00000000 |                |

Assume that memory address @>20500 contains >CF3F before instruction execution.

PIXT \*A0.XY,A1

#### **Before**

#### <u>After</u>

|  |  |  |  | A1<br>>0000 0001<br>>0000 0003<br>>0000 0001<br>>0000 000F<br>>0000 0006<br>>0000 003F<br>>0000 003F<br>>0000 003F<br>>0000 CF3F<br>>0000 8C2F |
|--|--|--|--|------------------------------------------------------------------------------------------------------------------------------------------------|
|--|--|--|--|------------------------------------------------------------------------------------------------------------------------------------------------|

#### Note:

The XY addresses stored in register A1 in these examples translate to the linear memory address >20500. The pitch of the source was not changed for any of these examples.

| Svi | ntax | PIXT | * < Rs > .XY, | * <rd>.XY</rd> |
|-----|------|------|---------------|----------------|
|-----|------|------|---------------|----------------|

**Execution**  $(pixel)^*Rs.XY \rightarrow (pixel)^*Rd.XY$ 

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|          | 1  | 1  | 1  | 1  | 0  | 1  | 0 |   | R | s |   | R |   | R | d |   |

**Operands \*Rs.XY** *Source register indirect XY format.* The source pixel is at the XY memory address contained in the specified register. The X value occupies the 16 LSBs of the register and the Y value occupies the 16 MSBs.

\*Rd.XY Destination register indirect XY format. The destination location is the XY address contained in the specified register. The X value occupies the 16 LSBs of the register and the Y value occupies the 16 MSBs.

ΡΙΧΤ

**Description** PIXT transfers a pixel from the XY memory address contained in the source register to the XY memory address contained in the destination register. The source and destination registers must be in the same register file.

Implied Operands

| B File Registers |         |                                             |                                                                                                                    |  |  |  |  |  |  |
|------------------|---------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Register         | Name    | Format                                      | Format Description                                                                                                 |  |  |  |  |  |  |
| B1               | SPTCH   | Linear                                      | Linear Source pitch                                                                                                |  |  |  |  |  |  |
| B3               | DPTCH   | Linear                                      | Linear Destination pitch                                                                                           |  |  |  |  |  |  |
| B4               | OFFSET  | Linear                                      | Linear Screen origin (0,0)                                                                                         |  |  |  |  |  |  |
| B5               | WSTART  | XY                                          | XY Window starting corner                                                                                          |  |  |  |  |  |  |
| B6               | WEND    | XY Window ending corner                     |                                                                                                                    |  |  |  |  |  |  |
|                  |         | I/O Registers                               |                                                                                                                    |  |  |  |  |  |  |
| Address          | Name    | Description and Elements (Bits)             |                                                                                                                    |  |  |  |  |  |  |
| >C00000B0        | CONTROL | W – Wind                                    | PP-Pixel processing operations (22 options)<br>W - Window clipping or pick operation<br>T - Transparency operation |  |  |  |  |  |  |
| >C0000130        | CONVSP  | XY-to-linear conversion (source pitch)      |                                                                                                                    |  |  |  |  |  |  |
| >C0000140        | CONVDP  | XY-to-linear conversion (destination pitch) |                                                                                                                    |  |  |  |  |  |  |
| >C0000150        | PSIZE   | Pixel size (1,2,4,8,16)                     |                                                                                                                    |  |  |  |  |  |  |
| >C0000160        | PMASK   | Plane ma                                    | sk – pixel format                                                                                                  |  |  |  |  |  |  |

Window

Checking

Window clipping can be selected by setting the W bits in the CONTROL I/O register to 2 or 3. Pick can be selected by setting the W bits to 1. The WSTART and WEND registers define the window in XY-coordinate space. If window clipping or pick is not selected, then the WSTART and WEND registers are ignored. The default case at reset is no window clipping. For more information, see Section 7.10, Window Checking, on page 7-25.

Pixel Processi

**Processing** The PP field of the CONTROL I/O register specifies the pixel processing operation to be applied to pixels as they are transferred to the destination array. The default case at reset is the pixel processing *replace* operation. For more information, see Section 7.7, Pixel Processing, on page 7-15.

- **Transparency** Transparency can be enabled for this instruction by setting the T bit in the CONTROL I/O register to 1. The TMS34010 checks for 0 (transparent) pixels *after* it processes the source data. At reset, the default case for transparency is *off*.
- **Plane Mask** The plane mask is enabled for this instruction.

Words

Machine States

|               | -       | Vindov<br>iolatic |     |      |     |      |                        |     |              |            |
|---------------|---------|-------------------|-----|------|-----|------|------------------------|-----|--------------|------------|
| PSIZE         | Replace | Boolean           | ADD | ADDS | SUB | SUBS | MIN/MAX                | W=1 | W=2          | W=3        |
| 1,2,4,8<br>16 |         |                   |     |      |     |      | 10+(3),16<br>10+(1),14 | -   | 8,11<br>8,11 | 6,9<br>6,9 |

#### Status Bits N Unaffected

1

- C Unaffected
- Z Unaffected
- V 1 if window clipping enabled and window violation occurs, 0 if no window violation occurs. Unaffected if window clipping is not enabled.

#### Examples

These PIXT examples use the following implied operand setup.

| <b>Register File I</b> | I/O Registers: |                |
|------------------------|----------------|----------------|
| SPTCH (B1)             | = >800         | CONVSP = >0014 |
| DPTCH (B3)             | = >800         | CONVDP = >0014 |
| OFFSET (B4)            | = >00000000    |                |
| WSTART (B5)            | = >00300020    |                |
| WEND (B6)              | = >00500142    |                |

PIXT \*A0.XY,\*A1.XY

Refore

| Derore                   |                  |                     |              | AILEI   |
|--------------------------|------------------|---------------------|--------------|---------|
| A0 A1                    | @>20500 PSIZE PF | P WTF               | MASK @>20500 | @>20510 |
| 1) >0040 0500 >0040 0508 | >000F >0001 00   | 000 00 00 >         | -0000 ->010F | XXXX    |
| 1) >0040 0280 >0040 0284 | >000F >0002 00   | > 0 00 000 >        | >0000 >030F  | XXXX    |
| 1) >0040 0140 >0040 0142 | >000F >0004 00   | > 0 00 0000         | >0000 >0F0F  | XXXX    |
| 1) >0040 00A0 >0040 00A1 | >00EF >0008 00   | > 0 00 0000         | >0000 >EFEF  | XXXX    |
| 1) >0040 0050 >0040 0051 | >CDEF >0010 00   | > 000 000 >         | -0000 > CDEF | >CDEF   |
| 2) >0040 0140 >0040 0142 | >0306 >0004 01   | 010 00 0 >          | -0000 >0506  | XXXX    |
| 3) >0040 0140 >0040 0142 | >0106 >0004 00   | 0001 00 0 >         | >0000 >0006  | XXXX    |
| 4) >0040 0140 >0040 0142 | >0106 >0004 10   | 001 001 >           | >0000 >0106  | XXXX    |
| 5) >0040 0140 >0040 0142 | >0006 >0004 00   | > 0 00 000 >        | AAAA >0406   | XXXX    |
| 6) >0040 0140 >0040 0142 | >0006 >0004 00   | 0000 11 0 >         | >0000 >0606  | XXXX    |
| 7) >0040 0140 >0040 0143 | >0006 >0004 00   | 0000 11 0 >         | >0000 >0006  | XXXX    |
| 8) >0040 0140 >0040 0143 | >0006 >0004 00   | )000 <b>1</b> 0 0 > | >0000 >0006  | XXXX    |
|                          |                  |                     |              |         |

XY Address in A0 = Linear Address > 20500

Aftor

#### Notes:

- 1) S replaces D
- 2) (S XOR D) replaces D
- 3) (S AND D) = 0, transparency is off, D is replaced
- 4) (S + D) = 0, transparency is on, D not replaced
- 5) S replaces unmasked bits of D
- 6) Window Option = 3, D inside window, S replaces D
- 7) Window Option = 3, D outside window, D not replaced, V bit set in status register
- Window Option = 2, D outside window, D not replaced, WV interrupt generated, V bit set in status register

# POPST Pop Status Register from Stack

| Syntax            | POPST                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | *SP+ → ST                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 0 0 0 1 1 1 0 0 0 0 0 0                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | POPST pops the status register from the stack and increments the SP by 32 after the status register is removed from the stack.                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | 31 30 29 26 27 26 25 24 23 22 21 20 19 16 17 16 15 14 13 12 11 10 9 6 7' 6 5 4 3 2 1 0                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | N C Z V Res B Res E Reserved E FS1 E FS0                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Status Register                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 8,11 (SP aligned)<br>10,13 (SP nonaligned)                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Set from bit 31 of stack status.</li> <li>C Set from bit 30 of stack status.</li> <li>Z Set from bit 29 of stack status.</li> <li>V Set from bit 28 of stack status.</li> <li>IE Set from bit 21 of stack status.</li> </ul> |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >0FF0         0000         >0010           >0FF0         0010         >C000                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Code Before After                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | SP         ST         SP           POPST         >0FF0 0000         >C000 0010         >0FF0 0020                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |  |

| PUSHST            | Push Status Register onto Stack PUSH                                                               |     |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|--|--|--|--|--|--|
|                   |                                                                                                    |     |  |  |  |  |  |  |  |  |  |  |  |
| Syntax            | PUSHST                                                                                             |     |  |  |  |  |  |  |  |  |  |  |  |
| Execution         | ST → -*SP                                                                                          |     |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1                                                                | 0   |  |  |  |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 0 0 0 1 1 1 1 0 0 0 0                                                                      | 0   |  |  |  |  |  |  |  |  |  |  |  |
| Description       | PUSTST pushes the status register onto the stack and then decrements SP by 32.                     | the |  |  |  |  |  |  |  |  |  |  |  |
|                   | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0              |     |  |  |  |  |  |  |  |  |  |  |  |
|                   | N C Z V Res B Res L Reserved F F61 F F80                                                           |     |  |  |  |  |  |  |  |  |  |  |  |
|                   | Status Register                                                                                    |     |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                  |     |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 2+(3),8 (SP aligned)<br>2+(8),13 (SP nonaligned)                                                   |     |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul> |     |  |  |  |  |  |  |  |  |  |  |  |
| Example           | <u>Code</u> <u>Before</u> <u>After</u>                                                             |     |  |  |  |  |  |  |  |  |  |  |  |
|                   | SP         ST         SP           >0FF0 0020         >C000 0010         >0FF0 0000                |     |  |  |  |  |  |  |  |  |  |  |  |
|                   | Memory will contain the following values after instruction execution:                              |     |  |  |  |  |  |  |  |  |  |  |  |

.

| Address    | Data  |
|------------|-------|
| >0FF0 0010 | >0010 |
| >0FF0 0020 | >C000 |

ł

12-206

PUTST Copy Register into Status

| Syntax            | PUTST < <i>Rs</i> >                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | (Rs) → ST                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | 0 0 0 0 0 0 0 1 1 0 1 R Rs                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | PUTST copies the contents of the specified register into the status register.                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | 31 30 29 26 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Status Register                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,6                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Set to value of bit 31 in source register</li> <li>C Set to value of bit 30 in source register</li> <li>Z Set to value of bit 29 in source register</li> <li>V Set to value of bit 28 in source register</li> <li>IE Set to value of bit 21 in source register</li> </ul> |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Example           | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | A0         ST         ST           PUTST A0         >C000 0010         >xxxx xxxx         >C000 0010                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |  |

| Syntax            | RETI                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|
| Execution         | *SP+ → ST                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | *SP+ → PC                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Encoding          | 15     14     13     12     11     10     9     8     7     6     5     4     3     2     1     0       0     0     0     0     1     0     1     0     1     0     0     0     0     0                                                                                                        |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Description       | RETI returns from an interrupt routine. It pops the status register and then the program counter from the stack. Execution then continues according to the values loaded.                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | The stack is located in external memory and the top is indicated by the stack pointer (SP). The stack grows in the direction of decreasing linear address. The ST and PC are popped from the stack and the SP is incremented by 32 after each register is removed from the stack.              |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Note:                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | If the PBX status bit is set in the restored ST value, then the bit is cleared and a PIXBLT or FILL will be resumed, depending on the values stored in the B-file registers.                                                                                                                   |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | The CONTROL register and any B-file registers modified by an interrupt routine should be restored before RETI is executed. Otherwise, interrupted PIXBLT and FILL instructions may not resume execution correctly.                                                                             |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 11,14 (aligned stack)<br>15,18 (nonaligned stack)                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N Copy of corresponding bit in stack location</li> <li>C Copy of corresponding bit in stack location</li> <li>Z Copy of corresponding bit in stack location</li> <li>V Copy of corresponding bit in stack location</li> <li>IE Copy of corresponding bit in stack location</li> </ul> |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Examples          | Assume that memory contains the following values before instruction exe-<br>cution:                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | Address         Data           >0CCC 0000         >0010           >0CCC 0010         >C000           >0CCC 0020         >FFF0           >0CCC 0030         >0044                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |  |  |  |
|                   | SP         ST         PC         SP           RETI         >0CCC 0000         >C000 0010         >0044 FFF0         >0CCC 0040                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |  |  |  |

)

ı.

## RETS

## Return from Subroutine

| Syntax            | RETS [ <n< th=""><th>&gt;]</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></n<>                                                                                                                                                                                                 | >]                                                        |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|-------------------|--------------------------------------------|-------------------|------|--------------------------------------------|-------------------------|----------------|------|------|--|--|
| Execution         | *SP → PC (N defaults to 0)<br>(SP) + 32+ (16N) → SP                                                                                                                                                                                                                                                                            |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Encoding          | 15 14 13                                                                                                                                                                                                                                                                                                                       | 12 11                                                     | 10 9                 | 8                 | 7                                          | 6                 | 5    | 4                                          | 3                       | 2              | 1    | 0    |  |  |
|                   | 0 0 0                                                                                                                                                                                                                                                                                                                          | 0 1                                                       | 0 0                  | 1                 | 0                                          | 1                 | 1    |                                            |                         | N              |      |      |  |  |
| Fields            | N Optional stack pointer adjustment (0 to 31 words)                                                                                                                                                                                                                                                                            |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Description       | RETS returns from a subroutine by popping the program counter from the stack and incrementing the stack pointer by $N + 2$ words. If $N$ is specified, the stack pointer is incremented by $32 + 16N$ . If $N$ is not specified, the stack is incremented by $32$ . Execution then continues according to the PC value loaded. |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                              |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Machine<br>States | 7,10 (Aligned stack)<br>9,12 (Unaligned stack)                                                                                                                                                                                                                                                                                 |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Status Bits       | N Unaffected<br>C Unaffected<br>Z Unaffected<br>V Unaffected                                                                                                                                                                                                                                                                   |                                                           |                      |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
| Examples          | Assume that r<br>cution:                                                                                                                                                                                                                                                                                                       | nemory c                                                  | ontains t            | he fol            | lowin                                      | ıg va             | lues | befo                                       | re in                   | struc          | tion | exe- |  |  |
|                   | Address<br>>0FF0 0000<br>>0FF0 0010                                                                                                                                                                                                                                                                                            | <b>Dat</b><br>> FFF<br>>000                               | 0                    |                   |                                            |                   |      |                                            |                         |                |      |      |  |  |
|                   | <u>Code</u>                                                                                                                                                                                                                                                                                                                    | Befor                                                     | e                    | <u>A</u> 1        | fter                                       |                   |      |                                            |                         |                |      |      |  |  |
|                   | RETS<br>RETS 1<br>RETS 2<br>RETS 16<br>RETS 31                                                                                                                                                                                                                                                                                 | SP<br>>0FF0 (<br>>0FF0 (<br>>0FF0 (<br>>0FF0 (<br>>0FF0 ( | 0000<br>0000<br>0000 | >00<br>>00<br>>00 | 2)01 F<br>001 F<br>001 F<br>001 F<br>001 F | FF0<br>FF0<br>FF0 | > >  | SP<br>0FF0<br>0FF0<br>0FF0<br>0FF0<br>0FF0 | ) 003<br>) 004<br>) 012 | 80<br>40<br>20 |      |      |  |  |

|   | <b>F \ /</b> |
|---|--------------|
| ĸ | FV           |
|   |              |

| Syntax            | REV < <i>Rd</i> >                                                                              |                 |          |               |       |      |         |
|-------------------|------------------------------------------------------------------------------------------------|-----------------|----------|---------------|-------|------|---------|
| Execution         | Revision num                                                                                   | er → Rd         |          |               |       |      |         |
| Encoding          | 15 14 13                                                                                       | 12 11 10        | 98       | 76            | 54    | 32   | 1 0     |
|                   | 0 0 0                                                                                          | 0 0 0           | 0 0      | 0 0           | 1   R | F    | ₹d      |
| Description       | REV stores th<br>nation registe<br>format:                                                     |                 |          |               |       |      |         |
|                   | 31 30 29                                                                                       |                 |          |               | 4     | 3 2  | 1 0     |
|                   | 0 0 0                                                                                          |                 |          |               | 0     | 1 Re | eserved |
| Words             | 1                                                                                              |                 |          |               |       |      |         |
| Machine<br>States | 1,4                                                                                            |                 |          |               |       |      |         |
| Status Bits       | <ul> <li>N Unaffecte</li> <li>C Unaffecte</li> <li>Z Unaffecte</li> <li>V Unaffecte</li> </ul> | d<br>d          |          |               |       |      |         |
| Examples          | <u>Code</u>                                                                                    | <u>Before</u>   | <u>A</u> | <u>fter</u>   |       |      |         |
|                   | REV A1                                                                                         | A1<br>>FFFF FFI | ₹F >00   | 1<br>200 0008 |       |      |         |

## Rotate Left - Constant

Syntax RL <K>,<Rd>

RL

**Execution** (Rd) rotated left by  $K \rightarrow Rd$ 

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|          | 0  | 0  | 1  | 1  | 0  | 0  | К |   |   | R |   | R | d |   |   |   |

**Operands** K is a rotate count from 0 to 31.

**Description** RL rotates the destination register contents by left the number of bits specified by K. This is a circular rotate so that bits shifted out the MSB are shifted into the LSB.



The left rotate count is contained in the 5-bit K field of the instruction word. The assembler will only accept absolute expressions as valid K operand values. If the value specified is greater than 31, the assembler will issue a warning and set the value of the K field equal to the five LSBs of the K operand value specified.

The rotate count of 0 can be used to clear the carry and test a register for 0 simultaneously.

Words

Machine

Stat**es** 

Status Bits N Unaffected

1

1.4

- **C** Set to value of last bit rotated out, *0* for rotate count of 0.
- Z 1 if result is 0, 0 otherwise.
- V Unaffected

| Examples | Code                                                            | Before                                                                                 | <u>After</u>                                         |                                                                                        |  |  |  |
|----------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|
|          | RL 0,A1<br>RL 1,A1<br>RL 4,A1<br>RL 5,A1<br>RL 30,A1<br>RL 5,A1 | A1<br>>0000 000F<br>>F000 0000<br>>F000 0000<br>>F000 0000<br>>F000 0000<br>>0000 0000 | NCZV<br>×00×<br>×10×<br>×10×<br>×00×<br>×10×<br>×01× | A1<br>>0000 000F<br>>E000 0001<br>>0000 000F<br>>0000 001E<br>>3C00 0000<br>>0000 0000 |  |  |  |

RL

#### Rotate Left - Register

Execution (Rd) rotated left by Rs → Rd

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---|
|          | 0  | 1  | 1  | 0  | 1  | 0  | 0 |   | F | ls |   | R |   | R | d |   |

Operands Rs The five LSBs of the source register specify the left rotate count (a value from 0 to 31). The 27 MSBs are ignored.

**Description** RL rotates the destination register contents left by the number of bits specified. This is a circular rotate, so that bits shifted out of the MSB are shifted into the LSB.



Note that the you must designate Rs with a keyword or symbol which has been defined to be a register, for instance A9. Otherwise, the assembler will use the RL K, Rd instruction.

The source and destination registers must be in the same register file.

Words

Machine States

Status Bits N Unaffected

1

- **C** Set to value of last bit rotated out, 0 for rotate count of 0.
- Z 1 if result is 0, 0 otherwise.
- V Unaffected

| Examples | <u>Code</u> | Before    |            | <u>After</u> |            |
|----------|-------------|-----------|------------|--------------|------------|
|          | RL A0,A1    | 5 LSBs A0 | A1         | NCZ V        | A1         |
|          | RL A0,A1    | 00000     | >0000 000F | ×00×         | >0000 000F |
|          | RL A0,A1    | 00100     | >F000 0000 | ×10×         | >0000 000F |
|          | RL A0,A1    | 00101     | >F000 0000 | ×00×         | >0000 001E |
|          | RL A0,A1    | 11111     | >F000 0000 | ×00×         | >7800 0000 |
|          | RL A0,A1    | xxxxx     | >0000 0000 | ×01×         | >0000 0000 |

## SETC

Set Carry SETC

| Syntax            | SETC                                                                                                                                                                                                                                                                                                                    |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution         | $1 \rightarrow C$                                                                                                                                                                                                                                                                                                       |
| Encoding          | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                   |
|                   |                                                                                                                                                                                                                                                                                                                         |
| Description       | SETC sets the carry bit (C) in the status register to 1. The rest of the status register is unaffected.                                                                                                                                                                                                                 |
|                   | This instruction is useful for returning a true/false value (in the carry bit) from a subroutine without using a general-purpose register.                                                                                                                                                                              |
| Words             | 1                                                                                                                                                                                                                                                                                                                       |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                     |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C 1</li> <li>Z Unaffected</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                                                               |
| Examples          | <u>Code</u> <u>Before</u> <u>After</u>                                                                                                                                                                                                                                                                                  |
|                   | ST         NCZV         ST         NCZV           SETC         >0000         0000         >4000         0000         0100           SETC         >B000         0010         1011         >F000         0010         1111           SETC         >4000         001F         0100         >4000         001F         0100 |

#### SETF

Set Field Parameters

SETF

| Syntax    | SE1                                                                                                                                    | ٢F  | < FS     | >, <f< th=""><th>E&gt;[,</th><th><math>\langle F \rangle</math></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></f<> | E>[, | $\langle F \rangle$ |       |        |      |   |    |   |   |    |   |   |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|-------|--------|------|---|----|---|---|----|---|---|
| Execution | (FS,                                                                                                                                   | FE) | <b>→</b> | ST                                                                                                                                                                  |      |                     |       |        |      |   |    |   |   |    |   |   |
| Encoding  | 15                                                                                                                                     | 14  | 13       | 12                                                                                                                                                                  | 11   | 10                  | 9     | 8      | 7    | 6 | 5  | 4 | 3 | 2  | 1 | 0 |
|           | 0                                                                                                                                      | 0   | 0        | 0                                                                                                                                                                   | 0    | 1                   | F     | 1      | 0    | 1 | FE |   | _ | FS |   |   |
|           | FE is the field extend to be stored in status register - 0 for zero extend, 1 for sign extend.                                         |     |          |                                                                                                                                                                     |      |                     |       |        |      |   |    |   |   |    |   |   |
|           | <ul> <li>for sign extend.</li> <li>F is an optional operand; it defaults to 0.</li> <li>F=0 selects FS0, FE0 to be altered.</li> </ul> |     |          |                                                                                                                                                                     |      |                     |       |        |      |   |    |   |   |    |   |   |
|           |                                                                                                                                        | F=  | 0 sel    | ects                                                                                                                                                                | FS0, | FEO                 | to be | e alte | red. |   |    |   |   |    |   |   |
|           |                                                                                                                                        |     |          |                                                                                                                                                                     |      | FE0<br>FE1          |       |        |      |   |    |   |   |    |   |   |

cified, it defaults to 0. An FS of 0 in the opcode corresponds to a field size of 32. This instruction is used to set either of the two sets of field move parameters in the status register. These determine the field size for MOVE field instructions and the field-extension rule for MOVE into a register. Either set of parameters can be chosen by an individual MOVE instruction, by specifying the F parameter.

|   |   | 10 |   |     | IP | the second |   | F F            | F |     |
|---|---|----|---|-----|----|------------|---|----------------|---|-----|
| N | C | Z  | V | Res | B  | Res        | E | Reserved E F61 | E | F60 |

Status Register

| Words 1<br>Machine<br>States 1.4 fc                  | or F=0                                                                            |                                                                                                                                                   |                                                                                                                                           |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                      | or F=0                                                                            |                                                                                                                                                   |                                                                                                                                           |  |
|                                                      | or F=1                                                                            |                                                                                                                                                   |                                                                                                                                           |  |
| C U<br>Z U                                           | naffected<br>naffected<br>naffected<br>naffected                                  |                                                                                                                                                   |                                                                                                                                           |  |
| SETF<br>SETF<br>SETF<br>SETF<br>SETF<br>SETF<br>SETF | 2<br>32,0,0<br>32,1,0<br>31,1,0<br>16,0,0<br>32,0,1<br>32,1,1<br>31,1,1<br>16,0,1 | <u>Before</u><br>ST<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000<br>>xxxx x000 | After<br>ST<br>>xxxx x000<br>>xxxx x020<br>>xxxx x03F<br>>xxxx x010<br>>xxxx x000<br>>xxxx x800<br>>xxxx x800<br>>xxxx xFC0<br>>xxxx x400 |  |

## SEXT

Sign Extend to Long

SEXT

| Syntax            | <b>SEXT</b> < <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                                                      |   |  |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|
| Execution         | (field)Rd $\rightarrow$ (sign-extended field) Rd                                                                                                                                                                                                                                                                              |   |  |  |  |  |  |  |
| Encoding          | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       0       1       F       1       0       0       R       Rd                                                                                                    | ] |  |  |  |  |  |  |
| Operands          | <ul> <li>F Is an optional operand; it defaults to 0</li> <li>0 selects FS0 for the field size</li> <li>1 selects FS1 for the field size</li> </ul>                                                                                                                                                                            |   |  |  |  |  |  |  |
| Description       | SEXT sign extends the right-justified field contained in the destination re-<br>gister by copying the MSB of the field data into all the nonfield bits of the<br>destination register. The field size for the sign extension is specified by the<br>FS0 or FS1 bits in the status register, depending on the F bit specified. |   |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                             |   |  |  |  |  |  |  |
| Machine<br>States | 3,6                                                                                                                                                                                                                                                                                                                           |   |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                                                     |   |  |  |  |  |  |  |
| Examples          | Code Before After                                                                                                                                                                                                                                                                                                             |   |  |  |  |  |  |  |
|                   | FS0/1A0NCZVA0SEXT A0,017/x>0000 80000x0x>0000 8000SEXT A0,016/x>0000 80001x0x>FFFF 8000SEXT A0,015/x>0000 80000x1x>0000 0000SEXT A0,1x/17>0000 80000x0x>0000 8000SEXT A0,1x/16>0000 80001x0x>FFFF 8000SEXT A0,1x/16>0000 80001x0x>FFFF 8000SEXT A0,1x/15>0000 80000x1x>0000 0000                                              |   |  |  |  |  |  |  |

## SLA Shift Left Arithmetic - Constant

| Syntax    | SLA | ۸ <   | K>,<   | <rd></rd> |    |      |   |   |   |   |   |   |   |   |   |   |
|-----------|-----|-------|--------|-----------|----|------|---|---|---|---|---|---|---|---|---|---|
| Execution | (Rd | ) shi | fted I | eft b     | γК | → Re | d |   |   |   |   |   |   |   |   |   |
| Encoding  | 15  | 14    | 13     | 12        | 11 | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|           | 0   | 0     | 1      | 0         | 0  | 0    |   |   | К |   |   | R |   | R | d |   |
|           |     |       |        |           |    |      |   |   |   |   |   |   |   |   |   |   |

**Operands K** is a shift value from 0 to 31.

**Description** SLA shifts the destination register contents left by the number of bits specified. As shown in the diagram, zeros are shifted into the least significant bits. The last bit shifted out of the destination register is shifted into the carry bit. If either the sign bit (N) or any of the bits shifted out of the register differ from the original sign bit, the overflow bit (V) is set.



SLA

The left shift count is contained in the 5-bit K field of the instruction word. The assembler accepts only absolute expressions as valid K operand values. SLA executes slower than SLL because overflow detection. If the value specified is greater than 31, the assembler issues a warning and sets the value of the K field equal to the five LSBs of the K operand value specified.

Words

1

3,6

Machine States

- Status Bits
- N 1 if the result is negative, 0 otherwise.
- C Set to the value of last bit shifted out, 0 for shift count of 0.
  - Z 1 if a 0 result generated, 0 otherwise.
  - V 1 if the MSB changes during shift operation, 0 otherwise.

| Examples | <u>Code</u> | 1     | <b>Before</b>                           | <u>After</u>       |      |
|----------|-------------|-------|-----------------------------------------|--------------------|------|
|          |             |       | A1                                      | A1                 | NCZV |
|          | SLA         | 0,A1  | >3333 3333                              | >3333 3333         | 0000 |
|          | SLA         | 0,A1  | > C C C C C C C C C C C C C C C C C C C | >0000              | 1000 |
|          | SLA         | 1,A1  | >000000000                              | >9999 9998         | 1100 |
|          | SLA         | 2,A1  | >3333 3333                              | >0000 0000 <       | 1001 |
|          | SLA         | 2,A1  | > C C C C C C C C C C C C C C C C C C C | >3333 3330         | 0101 |
|          | SLA         | 3,A1  | > C C C C C C C C C C C C C C C C C C C | >6666 6660         | 0001 |
|          | SLA         | 5,A1  | >0000 0000<                             | >999 <b>9</b> 9980 | 1101 |
|          | SLA         | 30,A1 | > C C C C C C C C C C C C C C C C C C C | >0000 0000         | 0111 |
|          | SLA         | 31,A1 | > C C C C C C C C C C C C C C C C C C C | >0000 0000         | 0011 |
|          | SLA         | 31,A1 | >0000 0000                              | >0000 0000         | 0010 |

# SLA Shift Left Arithmetic - Register

**SLA** 

| Syntax S | SLA < | Rs>, <rd></rd> |
|----------|-------|----------------|
|----------|-------|----------------|

**Execution** (Rd) shifted left by (Rs)  $\rightarrow$  Rd

SLA AO,A1

SLA A0,A1

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|          | 0  | 1  | 1  | 0  | 0  | 0  | 0 |   | R | s |   | R |   | R | ld |   |

Operands Rs The five LSBs of the source register specify the left-shift count (a value from 0 to 31). The 27 MSBs are ignored.

**Description** SLA shifts the destination register contents left by the number of bits specified the source register. The last bit shifted out of the destination register is shifted into the carry bit. If either the sign bit (N) or any of the bits shifted out of the register differ from the original sign bit, the overflow bit (V) is set.



The left shift count is specified by the five LSBs of the source register.

Note that you must designate Rs with a keyword or symbol which has been defined to be a register, for instance A9. Otherwise, the assembler will use the SLA K, Rd instruction. SLA executes slower than SLL because the overflow detection. The source and destination registers must be in the same register file.

>000000000

>0000 0000

| Words             | 1                                                                                                    |                                                                                   |                                                                |                                                                                                                    |                                                                       |
|-------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Machine<br>States | 3,6                                                                                                  |                                                                                   |                                                                |                                                                                                                    |                                                                       |
| Status Bits       | C Set to value<br>Z 1 if the resu                                                                    | It is 0, 0 other                                                                  | ted out, 0 for shift                                           |                                                                                                                    |                                                                       |
| Examples          | <u>Code</u>                                                                                          | <u>Before</u>                                                                     |                                                                | After                                                                                                              |                                                                       |
|                   | SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1<br>SLA A0,A1 | 5 LSBs A0<br>00000<br>00001<br>00010<br>00010<br>00011<br>00011<br>00101<br>11110 | A1<br>> 3333 3333<br>> CCCC CCCC<br>> CCCC CCCC<br>> 3333 3333 | A1<br>>3333 3333<br>>CCCC CCCC<br>>9999 9998<br>>CCCC CCCC<br>>3333 3330<br>>6666 6660<br>>9999 9980<br>>0000 0000 | NCZ V<br>0000<br>1000<br>1001<br>0101<br>0101<br>0001<br>1101<br>0111 |

11111 11111 0011

0010

>0000 0000

>0000 0000

| OLL       |     |                                         | 21111 |     | <u> </u> | LUC | 100 |   | 001 | 1310 |   |   |   |   |    | JLL |
|-----------|-----|-----------------------------------------|-------|-----|----------|-----|-----|---|-----|------|---|---|---|---|----|-----|
| Syntax    | SLI | _ <,                                    | K>,<  | Rd> |          |     |     |   |     |      |   |   |   |   |    |     |
| Execution | (Rd | (Rd) shifted left by $K \rightarrow Rd$ |       |     |          |     |     |   |     |      |   |   |   |   |    |     |
| Encoding  | 15  | 14                                      | 13    | 12  | 11       | 10  | 9   | 8 | 7   | 6    | 5 | 4 | 3 | 2 | 1  | 0   |
|           | 0   | 0                                       | 1     | 0   | 0        | 1   |     |   | к   |      |   | R |   | F | ₹d |     |

Shift Left Logical - Constant

CI I

**Operands** K is a shift value from 0 to 31.

**Description** SLL shifts the destination register contents left by the number of bits specified. The last bit shifted out of the destination register is shifted into the carry bit. Zeros are shifted into the least significant bits. This instruction differs from the SLA instruction only in its effect on the overflow (V) bit.



The left shift count is contained in the 5-bit K field of the instruction word. The assembler will only accept absolute expressions as valid K operand values. If the value specified is greater than 31, the assembler will issue a warning and set the value of the K field equal to the five LSBs of the K operand value specified.

Words

#### Machine States

SIL

Status Bits N Unaffected

1

- **C** 1 to the value of last bit shifted out, 0 for shift count of 0.
- **Z** 1 if the result is 0, 0 otherwise.
- V Unaffected

| Examples | <u>Code</u>                                               | Before                                                         | <u>After</u>                                                             |                                              |
|----------|-----------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------|
|          | SLL 0,A1<br>SLL 0,A1<br>SLL 1,A1<br>SLL 4,A1<br>SLL 30,A1 | A1<br>> 0000 0000<br>> 8888 8888<br>> 8888 8888<br>> 8888 8888 | A1<br>>0000 0000<br>>8888 8888<br>>1111 1110<br>>8888 8880<br>>0000 0000 | NCZV<br>x01x<br>x00x<br>x10x<br>x00x<br>x11x |
|          | SLL 31,A1                                                 | >FFFF FFFC                                                     | >0000 0000                                                               | x01x                                         |

# SLL Sh<u>ift Left Logical - Register</u>

**Execution** (Rd) shifted left by (Rs)  $\rightarrow$  Rd

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|          | 0  | 1  | 1  | 0  | 0  | 0  | 1 |   | R | s |   | R |   | R | d |   |

**Description** SLL shifts the destination register contents left by the number of bits specified in the source register. The last bit shifted out of the destination register is shifted into the carry bit. Zeros are shifted into the least significant bits. The left shift count is specified by the five LSBs of the source register. This instruction differs from the SLA instruction only in its effect on the overflow (V) bit.



Note that you must designate Rs with a keyword or symbol which has been defined to be a register, for instance A9. Otherwise, the assembler will use the SLA K, Rd instruction.

The source and destination registers must be in the same register file.

Words

Machine

States

Status Bits N Unaffected

1

- **C** Set to the value of last bit shifted out, *0* for shift value of 0.
- **Z** 1 if the result is 0, 0 otherwise.
- V Unaffected

| Examples | <u>Code</u>                                                                | Before                                                                 |                                                                                        | <u>After</u>                                                                           |                                                      |
|----------|----------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|
|          | SLL A0,A1<br>SLL A0,A1<br>SLL A0,A1<br>SLL A0,A1<br>SLL A0,A1<br>SLL A0,A1 | <b>5 LSBs A0</b><br>00000<br>00000<br>00001<br>00100<br>11110<br>11111 | A1<br>>0000 0000<br>>8888 8888<br>>8888 8888<br>>8888 8888<br>>FFFF FFFC<br>>FFFF FFFC | A1<br>>0000 0000<br>>8888 8888<br>>1111 1110<br>>8888 8880<br>>0000 0000<br>>0000 0000 | NCZV<br>×01×<br>×00×<br>×10×<br>×00×<br>×11×<br>×01× |

## SRA Shift Right Arithmetic - Constant

Syntax SRA <K>,<Rd>

**Execution** (Rd) shifted right by  $K \rightarrow Rd$ 

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|----|-----|-------|--------|---|---|---|---|---|---|
|          | 0  | 0  | 1  | 0  | 1  | 0  | 2s | Com | pleme | ent of | К | R |   | R | d |   |

**Operands** K is a shift count from 0 to 31.

**Description** SRA shifts the destination register contents right by the number of bits specified. The last bit shifted out of the destination register is shifted into the carry bit. The sign bit (MSB) is extended into the most significant bits.



SRA

The 5-bit K field of the instruction opcode contains the 2's complement of the right shift count specified by the K operand. The assembler will only accept absolute expressions for the shift operand value. If the value specified is greater than 31, the assembler will issue a warning and set the value of the K field of the instruction opcode equal to the 2's complement of the five LSBs of the specified operand value.

- Words
- Machine States

Status Bits

- **N** *1* if the result is negative, 0 otherwise.
  - **C** Set to the value of last bit shifted out, 0 for shift count of 0.
  - **Z** 1 if the result is 0, 0 otherwise.
  - V Unaffected

1

| Examples <u>Co</u> | de        | <u>Before</u> | <u>After</u>       |       |
|--------------------|-----------|---------------|--------------------|-------|
|                    |           | A1            | A1                 | NCZV  |
| SR                 | A O,Al    | >0000 0000    | >0000 0000         | 001 x |
| SR                 | A 0,A1    | >FFFF 0000    | >FFFF <b>0</b> 000 | 100x  |
| SR                 | A 8,A1    | >7FFF 0000    | >007F FF00         | 000x  |
| SR                 | A 8,Al    | > FFFF 0000   | >FFFF FF00         | 100x  |
| SR                 | A 30,A1   | >7FFF 0000    | >0000 0001         | 010x  |
| SR                 | A 31,A1   | >7FFF 0000    | >0000 0000         | 011x  |
| SR                 | A 31,A1 · | >FFFF 0000    | >FFFF FFFF         | 110x  |

# SRA Shift Right Arithmetic - Register

| S | R | <u>A</u> |
|---|---|----------|
|   |   |          |

| Syntax            | <b>SRA</b> < <i>Rs</i> >,<                                                                                                                                                                                                                                                                                                                          | Rd>                                                                               |                                                                                                                    |                                                                                                                                  |                                                                                |  |  |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Execution         | (Rd) shifted rig                                                                                                                                                                                                                                                                                                                                    | ht by -(Rs) →                                                                     | Rd                                                                                                                 |                                                                                                                                  |                                                                                |  |  |  |  |  |  |  |  |  |
| Encoding          |                                                                                                                                                                                                                                                                                                                                                     | 2 11 10 9                                                                         |                                                                                                                    | 5 4 3 2                                                                                                                          | 1 0                                                                            |  |  |  |  |  |  |  |  |  |
|                   | 0 1 1                                                                                                                                                                                                                                                                                                                                               | 0 0 1 0                                                                           | Rs                                                                                                                 | R                                                                                                                                | Rd                                                                             |  |  |  |  |  |  |  |  |  |
| Operands          |                                                                                                                                                                                                                                                                                                                                                     |                                                                                   | ne source register's<br>e 27 MSBs are ign                                                                          |                                                                                                                                  | cify a shift                                                                   |  |  |  |  |  |  |  |  |  |
| Description       | specified in the                                                                                                                                                                                                                                                                                                                                    | source register<br>d into the carry                                               | gister contents rig<br>. The last bit shif<br>bit. The sign bit (l                                                 | ted out of the d                                                                                                                 | estination                                                                     |  |  |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                     | 31 30                                                                             | 0<br>Shift LSB                                                                                                     | •C                                                                                                                               |                                                                                |  |  |  |  |  |  |  |  |  |
|                   | Note:<br>The five LSBs of the source register contain the 2's complement of the right shift count.<br>You must specify Rs with a keyword or a symbol which has been defined to be a register, for instance A9. Otherwise, the assembler will use the SRA K, Rd instruction. The source and destination registers must be in the same register file. |                                                                                   |                                                                                                                    |                                                                                                                                  |                                                                                |  |  |  |  |  |  |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                   |                                                                                   |                                                                                                                    |                                                                                                                                  |                                                                                |  |  |  |  |  |  |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                 |                                                                                   |                                                                                                                    |                                                                                                                                  |                                                                                |  |  |  |  |  |  |  |  |  |
| Status Bits       | C Set to the v                                                                                                                                                                                                                                                                                                                                      | ult is negative, 0<br>/alue of last bit s<br>ult is 0, 0 otherv                   | shifted out, 0 for s                                                                                               | hift count of 0.                                                                                                                 |                                                                                |  |  |  |  |  |  |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                                                                                                                                                                                                         | Before                                                                            |                                                                                                                    | After                                                                                                                            |                                                                                |  |  |  |  |  |  |  |  |  |
|                   | SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1<br>SRA AO,A1                                                                                                                                                                                                                                   | 5 LSBs A0<br>00000<br>11111<br>11111<br>11000<br>11000<br>00010<br>00001<br>00001 | A1<br>>0000 0000<br>>FFFF 0000<br>>7FFF 0000<br>>7FFF 0000<br>>FFFF 0000<br>>7FFF 0000<br>>7FFF 0000<br>>FFFF 0000 | A1<br>>0000 0000<br>>FFFF 0000<br>>3FFF 8000<br>>FFFF 8000<br>>007F FF00<br>>FFFF FF00<br>>0000 0001<br>>0000 0000<br>>FFFF FFFF | NC2 V<br>001 x<br>100x<br>000x<br>100x<br>000x<br>100x<br>010x<br>011x<br>110x |  |  |  |  |  |  |  |  |  |

# SRL Shift Right Logical - Constant

| Syntax    | SRI | L <   | K>,<   | <rd></rd> |      |    |                    |   |   |   |   |   |   |    |   |   |  |
|-----------|-----|-------|--------|-----------|------|----|--------------------|---|---|---|---|---|---|----|---|---|--|
| Execution | (Rd | ) shi | fted i | right     | by K | →  | Rd                 |   |   |   |   |   |   |    |   |   |  |
| Encoding  | 15  | 14    | 13     | 12        | 11   | 10 | 9                  | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
|           | 0   | 0     | 1      | 0         | 1    | 1  | 2s Complement of K |   |   |   |   | R |   | Rd |   |   |  |

**Operands** K is a shift value from 0 to 31.

**Description** SRL shifts the destination register contents right by the number of bits specified. The last bit shifted out of the destination register is shifted into the carry bit. Zeros are shifted into the most significant bits.



SRL

The 5-bit K field of the instruction opcode contains the 2's complement of the right shift count specified by the K operand. The assembler accepts only absolute expressions for the shift operand value. If the specified value is greater than 31, the assembler issues a warning and set the value of the K field of the instruction opcode equal to the 2's complement of the five LSBs of the specified operand value.

- Words
- Machine States
- States 1,4 Status Bits N Unaffected

1

- **C** Set to the value of last bit shifted out, 0 for shift count of 0.
- Z 1 if the result is 0, 0 otherwise.
- V Unaffected

| Examples | <u>Code</u> | Before     | <u>After</u> |      |
|----------|-------------|------------|--------------|------|
|          |             | A1         | A1           | NCZV |
|          | SRL 0,A1    | >0000 0000 | >0000 0000   | x01x |
|          | SRL 0,A1    | >7FFF FFFF | >7FFF FFFF   | x00x |
|          | SRL 1,A1    | >7FFF FFFF | >3FFF FFFF   | x10x |
|          | SRL 8,A1    | >7FFF 0000 | >007F FF00   | x00x |
|          | SRL 30,A1   | >7FFF 0000 | >0000 0001   | x10x |
|          | SRL 31,A1   | >7FFF 0000 | >0000 0000   | x11x |
|          | SRL 31,A1   | >3FFF 0000 | >0000 0000   | x01x |

# SRL Shift Right Logical - Register

SRL

**Execution** (Rd) shifted right by  $-(Rs) \rightarrow Rd$ 

| Encoding | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----|----|----|----|----|----|---|----|---|---|---|---|---|---|---|---|
|          | 0  | 1  | 1  | 0  | 0  | 1  | 1 | Rs |   | R |   | R | d |   |   |   |

Operands Rs The 2's complement of the source register's five LSBs specify a shift count from 0–31 bits. The 27 MSBs are ignored.

**Description** SRL shifts the destination register contents right by the number of bits specified. The last bit shifted out of the destination register is shifted into the carry bit. Zeros are shifted into the most significant bits.



**Note:** The five LSBs of the source register contain the 2's complement of the right shift count.

You must specify Rs with a keyword or symbol which has been defined to be a register, for instance A9. Otherwise, the assembler will use the SRL K,Rd instruction. The source and destination registers must be in the same register file.

Words

Machine States

Status Bits N Unaffected

1

- **C** Set to the value of last bit shifted out, *O* for shift count of 0.
- **Z** 1 if the result is 0, 0 otherwise.
- V Unaffected

| Examples | <u>Code</u>                                                                             | <u>Before</u>                                                   |                                                                                        | <u>After</u>                                                                                         | <u>After</u>                                                 |  |  |  |
|----------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|
|          | SRL AO,A1<br>SRL AO,A1<br>SRL AO,A1<br>SRL AO,A1<br>SRL AO,A1<br>SRL AO,A1<br>SRL AO,A1 | 5 LSBs A0<br>00000<br>11111<br>11000<br>00010<br>00001<br>00001 | A1<br>>0000 0000<br>>7FFF FFFF<br>>7FFF FFFF<br>>7FFF 0000<br>>7FFF 0000<br>>3FFF 0000 | A1<br>>0000 0000<br>>7FFF FFFF<br>>3FFF FFFF<br>>007F FF00<br>>0000 0001<br>>0000 0000<br>>0000 0000 | NCZV<br>x01x<br>x00x<br>x10x<br>x00x<br>x10x<br>x11x<br>x01x |  |  |  |

## SUB

| S | U | В |
|---|---|---|
|---|---|---|

| Syntax            | SUB <                                                                                            | Rs>,<                                                                                                                                                                                                                                                                    | Rd>                                                         |                                                                                        |                                        |                                                                      |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
|-------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|------------|-------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------|
| Execution         | (Rd) - (F                                                                                        | Rs) →                                                                                                                                                                                                                                                                    | Rd                                                          |                                                                                        |                                        |                                                                      |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
| Encoding          | 15 14                                                                                            | 13 1                                                                                                                                                                                                                                                                     |                                                             | 10                                                                                     | 9                                      | 8                                                                    | 7                                                    | 6                                                                                    | 5          | 4                                                           | 3                                                  | 2                                                            | 1                                                                             | 0                                                |
|                   | 0 1                                                                                              | 0                                                                                                                                                                                                                                                                        | 0 0                                                         | 1                                                                                      | 0                                      |                                                                      | R                                                    | s                                                                                    | · <u> </u> | R                                                           |                                                    | R                                                            | d                                                                             |                                                  |
| Operands          | Rs con                                                                                           | tains th                                                                                                                                                                                                                                                                 | ie <b>3</b> 2-b                                             | oit sub                                                                                | otrah                                  | end.                                                                 |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
|                   | Rd con                                                                                           | tains tł                                                                                                                                                                                                                                                                 | ie 32-t                                                     | oit mir                                                                                | nuen                                   | d.                                                                   |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
| Description       | destination<br>ple-preci                                                                         | SUB subtracts the contents of the source register from the contents of the destination register; the result is stored in the destination register. Multiple-precision arithmetic can be accomplished by using this instruction in conjunction with the SUBB instruction. |                                                             |                                                                                        |                                        |                                                                      |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
|                   | The sour                                                                                         | ce and                                                                                                                                                                                                                                                                   | destina                                                     | ation r                                                                                | egis                                   | ters n                                                               | nust                                                 | be in                                                                                | the        | same                                                        | e regi                                             | ister                                                        | file.                                                                         |                                                  |
| Words             | 1                                                                                                |                                                                                                                                                                                                                                                                          |                                                             |                                                                                        |                                        |                                                                      |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
| Machine<br>States | 1,4                                                                                              |                                                                                                                                                                                                                                                                          |                                                             |                                                                                        |                                        |                                                                      |                                                      |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
| Status Bits       | C 1 if t<br>Z 1 if t                                                                             | he resu<br>here is<br>he resu<br>here is                                                                                                                                                                                                                                 | a borro<br>It is 0,                                         | ow, 0<br>0 oth                                                                         | othe<br>erwis                          | rwise<br>se.                                                         | ).                                                   |                                                                                      |            |                                                             |                                                    |                                                              |                                                                               |                                                  |
| Examples          | Code                                                                                             |                                                                                                                                                                                                                                                                          | Be                                                          | fore                                                                                   |                                        |                                                                      |                                                      |                                                                                      |            | <u>Af</u>                                                   | er                                                 |                                                              |                                                                               |                                                  |
|                   | SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1<br>SUB A1 | , A0<br>, A0<br>, A0<br>, A0<br>, A0<br>, A0<br>, A0<br>, A0                                                                                                                                                                                                             | > 7FF<br>> 7FF<br>> 7FF<br>> 7FF<br>> FFF<br>> FFF<br>> FFF | FF FFF<br>FF FFF<br>FF FFF<br>FF FFF<br>FF FFF<br>FF FFF<br>FF FFF<br>FF FFF<br>FF FFF | F2<br>F1<br>FF<br>FD<br>FD<br>FE<br>FF | > 7 F<br>> 7 F<br>> F F<br>> F F<br>> F F<br>> F F<br>> F F<br>> 0 0 | FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF<br>FFFF | = F F 2<br>= F F 7<br>= F F F<br>= F F F<br>= F F F<br>= F F D<br>= F F D<br>= F F D |            | NC2<br>000<br>110<br>010<br>110<br>110<br>000<br>100<br>000 | 00<br>10<br>00<br>00<br>01<br>00<br>10<br>00<br>00 | >000<br>>FFI<br>>7FI<br>>800<br>>FFI<br>>000<br>>000<br>>FFI | 00 00<br>00 00<br>FF FF<br>FF FF<br>00 00<br>FF FF<br>00 00<br>FF FF<br>FF FF | 000<br>FF<br>F2<br>000<br>FE<br>000<br>001<br>FE |

# SUBB Subtract Registers with Borrow

| Syntax            | SUBB < <i>Rs</i> >,                                                                                                                                                                                                                                                                  | <rd></rd>                                                                                                                                         |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--|
| Execution         | (Rd) - (Rs) - (C                                                                                                                                                                                                                                                                     | C) → Rd                                                                                                                                           | (C acts a                                                                                                                                              | s borrow                                                                                                       | <i>ı</i> )                                                                                           |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Encoding          | 15 14 13 1<br>0 1 0                                                                                                                                                                                                                                                                  | 2 11 10<br>0 0 1                                                                                                                                  | 98                                                                                                                                                     | 6<br>                                                                                                          | 5                                                                                                    | 4<br>B            | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                 | 1 0                                                                  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                      | <u> </u>                                                                                                                                          | '                                                                                                                                                      | ns                                                                                                             |                                                                                                      | п                 | -#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Rd                                                                                              |                                                                      |  |  |  |
| Operands          | Rs contains th                                                                                                                                                                                                                                                                       | ie 32-bit s                                                                                                                                       | ubtrahend                                                                                                                                              | l.                                                                                                             |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
|                   | Rd contains th                                                                                                                                                                                                                                                                       | Rd contains the 32-bit minuend.                                                                                                                   |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Description       | SUBB subtracts both the contents of the source register and the carry bit from the contents of the destination register; the result is stored in the destination register. This instruction can be used with the SUB, SUBK, and SUBI instructions for extended-precision arithmetic. |                                                                                                                                                   |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
|                   | The source and destination registers must be in the same register file.                                                                                                                                                                                                              |                                                                                                                                                   |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                    |                                                                                                                                                   |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                  |                                                                                                                                                   |                                                                                                                                                        |                                                                                                                |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Status Bits       | <ul> <li>N 1 if the resu</li> <li>C 1 if there is</li> <li>Z 1 if the resu</li> <li>V 1 if there is</li> </ul>                                                                                                                                                                       | a borrow,<br>It is 0, 0 of                                                                                                                        | 0 otherwi:<br>herwise.                                                                                                                                 | se.                                                                                                            |                                                                                                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                 |                                                                      |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                                                                                                                                          | <u>Before</u>                                                                                                                                     |                                                                                                                                                        |                                                                                                                |                                                                                                      | <u>Af</u> 1       | ter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                 |                                                                      |  |  |  |
|                   | SUBB A1, A0<br>SUBB A1, A0                                                        | 1 >000<br>0 >000<br>1 >000<br>0 >7F<br>0 >7F<br>1 >7F<br>0 >FF<br>1 >FF<br>0 >FF<br>1 >FF<br>0 >FF<br>1 >FF<br>0 >FF<br>1 >FF<br>0 >800<br>1 >800 | 00 0002<br>00 0001<br>00 0001<br>00 0001 | A1<br>>0000<br>>0000<br>>0000<br>>FFFF<br>>FFFF<br>>FFFF<br>>FFFF<br>>FFFF<br>>FFFF<br>>FFFF<br>>0000<br>>0000 | 0001<br>0002<br>0002<br>0003<br>FFFF<br>FFFE<br>FFFE<br>FFFE<br>FFFE<br>FFFE<br>FFFD<br>0001<br>0001 | 110<br>001<br>110 | 00       2       2       10       2       2       10       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2       2 | >0000<br>>FFFF<br>>7FFF<br>>8000<br>>7FFF<br>>0000<br>>FFFF<br>>0000<br>>0000<br>>8000<br>>7FFF | 0000<br>FFFF<br>FFFF<br>FFFF<br>0000<br>FFFF<br>FFFF<br>0000<br>FFFF |  |  |  |

#### Subtract Immediate - 16 Bits

SUBI

| Syntax            | <b>SUBI</b> , <rd>[,W]</rd>                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Execution         | (Rd) - IW → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Encoding          | 15 14 13 12 11 10<br>0 0 0 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                 | 6 5 4<br>1 1 R                                                                                                                   | 3 2 1 0<br>Rd                                                                 |  |  |  |  |  |  |  |  |
| Operands          | IW is a signed 16-bit immediate value.                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Description       | SUBI subtracts the sign-extended, 16-bit immediate value from the con-<br>tents of the destination register; the result is stored in the destination reg-<br>ister.                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
|                   | viously defined and is in th                                                                                                                                                                                                                                                                                                                                                                                                                             | he assembler will use the short form if the immediate value has been pre-<br>ously defined and is in the range $-32,768 \le IW \le 32,767$ . You can force<br>he assembler to use the short form by by following the register specifica-<br>on with <b>,W</b> : |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SUBI IW,Rd,W                                                                                                                                                                                                                                                    |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
|                   | The assembler will truncate any upper bits and issue an appropriate warning message. Multiple-precision arithmetic can be accomplished by using this instruction in conjunction with the SUBB instruction.                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Words             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Machine<br>States | 2,8                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                 |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>C 1 if a borrow is genera</li> <li>Z 1 if the result is 0, 0 or</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      | <ul> <li>C 1 if a borrow is generated, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> </ul>                                                                                                                                                    |                                                                                                                                  |                                                                               |  |  |  |  |  |  |  |  |
| Examples          | Code                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u>Before</u>                                                                                                                                                                                                                                                   | <u>After</u>                                                                                                                     |                                                                               |  |  |  |  |  |  |  |  |
|                   | SUBI       32765,A0       >1         SUBI       32766,A0       >1         SUBI       32767,A0       >1         SUBI       32766,A0       >1         SUBI       32766,A0       >1         SUBI       32767,A0       >1         SUBI       32767,A0       >1         SUBI       -32766,A0       >1         SUBI       -32766,A0       >1         SUBI       -32767,A0       >1         SUBI       -32767,A0       >1         SUBI       -32767,A0       >1 | A0<br>0000 7FFE<br>0000 7FFE<br>8000 7FFE<br>8000 7FFE<br>FFFF 8001<br>FFFF 8001<br>FFFF 8001<br>7FFF 8000<br>7FFF 8000                                                                                                                                         | A0<br>>0000 0001<br>>0000 0000<br>>FFFF FFFF<br>>8000 0000<br>>7FFF FFFF<br>>G000 0000<br>>0000 0001<br>>7FFF FFFF<br>>8000 0000 | NCZ V<br>0000<br>1100<br>1000<br>0001<br>1100<br>0010<br>0000<br>0100<br>1101 |  |  |  |  |  |  |  |  |

1

SUBI

| SUBI              | Subtract Immediate - 32 Bits                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax            | SUBI , <rd>[,L]</rd>                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Execution         | (Rd) - IL → Rd                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Encoding          | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                   |                                                                                                                                                              | 654<br>00R                                                  | 3 2 1 0<br>Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|                   |                                                                                                                                                                                                                                                                                                                                                        | ~IL (LSW)                                                                                                                                                    |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                   | ~IL (MSW)                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Operands          | IL is a signed 32-bit immed                                                                                                                                                                                                                                                                                                                            | IL is a signed 32-bit immediate value.                                                                                                                       |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Description       | SUBI subtracts the signed 32-bit immediate value from the contents of the destination register; the result is stored in the destination register. The assembler will use this opcode if it cannot use the SUBI IW, Rd opcode, or if the long opcode is forced by following the register specification with L:                                          |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                   | S                                                                                                                                                                                                                                                                                                                                                      | SUBI IL,Rd                                                                                                                                                   | , L                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                   | Multiple-precision arithmetic can be accomplished by using this instruction in conjunction with the SUBB instruction.                                                                                                                                                                                                                                  |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Words             | 3                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Machine<br>States | 3,12                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                              |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative,</li> <li>C 1 if there is a borrow, 0 of</li> <li>Z 1 if the result is 0, 0 other</li> <li>V 1 if there is an overflow,</li> </ul>                                                                                                                                                                              | otherwise.<br>erwise.                                                                                                                                        |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Examples          | Code                                                                                                                                                                                                                                                                                                                                                   | Before                                                                                                                                                       | <u>Af</u>                                                   | <u>ter</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|                   | SUBI       2147483647,A0         SUBI       32768,A0         SUBI       32769,A0         SUBI       32770,A0         SUBI       32768,A0         SUBI       32769,A0         SUBI       32769,A0         SUBI       -2147483648,A0         SUBI       -32769,A0         SUBI       -32770,A0         SUBI       -32771,A0         SUBI       -32770,A0 | A0<br>>7FFF FFFF<br>>0000 8001<br>>0000 8001<br>>8000 8000<br>>8000 8000<br>>8000 8000<br>>8000 0000<br>>FFFF 7FFE<br>>FFFF 7FFE<br>>FFFF 7FFE<br>>7FFF 7FFE | >00<br>>00<br>>FF<br>>80<br>>7F<br>>00<br>>FF<br>>00<br>>00 | NCZ V           00 0000         0010           00 0001         0000           00 0000         0010           FF FFFF         1100           00 0000         1000           FF FFFF         0001           00 0000         0010           FF FFFF         0001           00 0000         0010           FF FFFF         1100           00 0000         0010           FF FFFF         1100           00 0000         0010           FF FFFF         1100           00 0001         0010           FF FFFF         1100           00 0001         0010 |  |  |  |  |  |  |  |  |

SUBI

SUBI

-32770,A0

-32771,A0

>7FFF 7FFD

>7FFF 7FFD

0100

1101

>7FFF FFFF

>8000 0000

SUBK Subtract Constant

**SUBK** 

| Syntax            | SUBK <k>,<r< th=""><th>d&gt;</th><th></th><th></th><th></th><th></th><th></th><th></th></r<></k>                                                                                                                                                                                                                                                                                                                                                                                                                             | d>                                                     |                        |                                                    |             |     |    |   |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------|----------------------------------------------------|-------------|-----|----|---|--|--|--|
| Execution         | (Rd) - K → Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Encoding          | 15 14 13 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 11 10 9                                                | 87                     | 65                                                 | 4           | 3 2 | 1  | 0 |  |  |  |
|                   | 0 0 0 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 1                                                    | КК                     |                                                    | R           |     | Rd |   |  |  |  |
| Operands          | K is a constant from 1 to 32.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Description       | SUBK subtracts the 5-bit constant from the contents of the destination re-<br>gister; the result is stored in the destination register. The constant is treated<br>as an unsigned number in the range 1-32, where $K = 0$ in the opcode cor-<br>responds to the value 32. The assembler converts the value 32 to 0. The<br>assembler issues an error if you try to subtract 0 from a register. Multi-<br>ple-precision arithmetic can be accomplished by using this instruction in<br>conjunction with the SUBB instruction. |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Words             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Status Bits       | <ul> <li>N 1 if the result is negative, 0 otherwise.</li> <li>C 1 if there is a borrow, 0 otherwise.</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V 1 if there is an overflow, 0 otherwise.</li> </ul>                                                                                                                                                                                                                                                                                                             |                                                        |                        |                                                    |             |     |    |   |  |  |  |
| Examples          | <u>Code</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>Before</b>                                          | <u>After</u>           |                                                    |             |     |    |   |  |  |  |
|                   | SUBK 5,A0<br>SUBK 9,A0<br>SUBK 32,A0<br>SUBK 1,A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A0<br>>0000 000<br>>0000 000<br>>0000 000<br>>8000 000 | 9 >0000 (<br>9 >FFFF f | NCV<br>0004 000<br>0000 001<br>FE9 110<br>FFFF 000 | 0<br>0<br>0 |     |    |   |  |  |  |

| SUBXY               | Subtract                                                                                                                                           | <u>in XY Mode</u>                                                                                                                                                                       | SUBXY                                                                                                                            |                                                                                                                                     |  |  |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax<br>Execution | SUBXY $\langle Rs \rangle$ , $\langle$<br>(RdX) - (RsX) $\rightarrow$<br>(RdY) - (RsY) $\rightarrow$                                               | Rd <b>X</b>                                                                                                                                                                             |                                                                                                                                  |                                                                                                                                     |  |  |  |  |  |  |
| Encoding            | 15 14 13 12<br>1 1 1 0                                                                                                                             | 11 10 9 8<br>0 0 1                                                                                                                                                                      | 8 7 6 5<br>Rs                                                                                                                    | 4 3 2 1 0<br>R Rd                                                                                                                   |  |  |  |  |  |  |
| Description         | SUBXY subtracts t<br>tion X and Y value                                                                                                            |                                                                                                                                                                                         |                                                                                                                                  | lually from the destina-<br>lation register.                                                                                        |  |  |  |  |  |  |
|                     | ularly useful for in-                                                                                                                              | his instruction can be used for manipulating XY addresses and is partic-<br>larly useful for incremental figure drawing. These addresses are stored as<br>Y pairs in the register file. |                                                                                                                                  |                                                                                                                                     |  |  |  |  |  |  |
|                     | The source and de                                                                                                                                  | The source and destination registers must be in the same register file.                                                                                                                 |                                                                                                                                  |                                                                                                                                     |  |  |  |  |  |  |
| Words               | 1                                                                                                                                                  |                                                                                                                                                                                         |                                                                                                                                  |                                                                                                                                     |  |  |  |  |  |  |
| Machine<br>States   | 1,4                                                                                                                                                |                                                                                                                                                                                         |                                                                                                                                  |                                                                                                                                     |  |  |  |  |  |  |
| Status Bits         | C 1 if source Y f<br>Z 1 if source Y f                                                                                                             | ield > destinatio<br>ield = destinatio                                                                                                                                                  | n X field, 0 other<br>n Y field, 0 other<br>n Y field, 0 other<br>n X field, 0 other<br>n X field, 0 other                       | wise.<br>wise.                                                                                                                      |  |  |  |  |  |  |
| Example <b>s</b>    | Code                                                                                                                                               | <u>Before</u>                                                                                                                                                                           |                                                                                                                                  | After                                                                                                                               |  |  |  |  |  |  |
|                     | SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0<br>SUBXY A1,A0 | A0<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009<br>>0009 0009                                                        | A1<br>>0001 0001<br>>0009 0001<br>>0001 0009<br>>0009 0009<br>>0000 0010<br>>0010 0000<br>>0010 0009<br>>0010 0009<br>>0010 0010 | A0NCZ V>0008 00080000>0000 00080010>0008 00001000>0000 00001010>0000 FF90001>0000 FF90011>FFF9 00090100>FFF9 00001100>FFF9 FFF90101 |  |  |  |  |  |  |

| TRAP |  |
|------|--|
|------|--|

| Syntax    | TRA                                                                                   | ٩P | <n></n> |    |    |    |   |   |    |   |        |   |   |        |   |   |
|-----------|---------------------------------------------------------------------------------------|----|---------|----|----|----|---|---|----|---|--------|---|---|--------|---|---|
| Execution | $(PC) \rightarrow -*SP$<br>$(ST) \rightarrow -*SP$<br>Trap Vector(N) $\rightarrow$ PC |    |         |    |    |    |   |   |    |   |        |   |   |        |   |   |
| Encoding  | 15                                                                                    | 14 | 13      | 12 | 11 | 10 | 9 | 8 | 70 | 6 | 5<br>0 | 4 | 3 | 2<br>N | 1 | 0 |
|           | L.                                                                                    |    |         |    |    |    |   |   |    |   | 0      |   |   |        |   | ] |

**Operands** N is a trap number from 0 to 31.

Description TRAP executes a software interrupt. The return address (the address of next instruction) and then the status register are pushed onto the stack. The IE (interrupt enable) bit in ST is set to 0, disabling maskable interrupts, and ST is set to >0000 0010. Finally, the trap vector is loaded into the PC. The TMS34010 generates the trap vector addresses as shown below:



The stack is located in external memory and the top is indicated by the stack pointer (SP). The stack grows in the direction of decreasing linear address. The PC and ST are pushed on the stack MSW first, and the SP is predecremented before each word is loaded onto the stack.

|                   |                                  | N                                                                                                                                                                                                                                                                                 | lotes:                                   |                                |                                |                                                                  |  |  |
|-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------|--------------------------------|------------------------------------------------------------------|--|--|
|                   |                                  | <ol> <li>The level 0 trap differs from all other traps; it does not save the old<br/>status register or program counter. This may be useful in cases<br/>where the stack pointer is corrupted or uninitialized; such a situ-<br/>ation could cause an erroneous write.</li> </ol> |                                          |                                |                                |                                                                  |  |  |
|                   |                                  | 2                                                                                                                                                                                                                                                                                 | 2. The NMI b                             | it does not affe               | ect the operation              | of TRAP 8.                                                       |  |  |
| Words             |                                  | 1                                                                                                                                                                                                                                                                                 |                                          |                                |                                |                                                                  |  |  |
| Machine<br>States | e                                |                                                                                                                                                                                                                                                                                   | ,19 (SP align<br>,33 (SP nona            |                                |                                |                                                                  |  |  |
| Status E          | Bits                             | N<br>Z<br>V                                                                                                                                                                                                                                                                       | 0<br>0                                   |                                |                                |                                                                  |  |  |
| Example           | <b>S</b><br>Code<br>TRAP<br>TRAP | 0<br>1                                                                                                                                                                                                                                                                            | Before<br>PC<br>>xxxx xxxx<br>>xxxx xxxx | SP<br>>8000 0000<br>>8000 0000 | PC<br>@FFFF FFE0<br>@FFFF FFC0 | After<br>SP ST<br>>8000 0000 >0000 0010<br>>7FFF FFC0 >0000 0010 |  |  |

| •    |                |            |            | •         |              |
|------|----------------|------------|------------|-----------|--------------|
|      |                |            |            |           |              |
| TRAP | 30 > xxxx xxxx | >8000 0000 | @FFFF FC20 | >7FFF FFC | 0 >0000 0010 |
| TRAP | 31 > xxxx xxxx | >8000 0000 | @FFFF FC00 | >7FFF FFC | 0 >0000 0010 |

## XOR

## Exclusive OR Registers

| XOR  |
|------|
| <br> |

| Syntax            | XOR < <i>Rs</i> >,< <i>Rd</i> >                                                                                                                                |                                              |                           |              |                                                                                                   |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|--------------|---------------------------------------------------------------------------------------------------|--|--|
| Execution         | (Rs) XOR (Rd) $\rightarrow$ Rd                                                                                                                                 |                                              |                           |              |                                                                                                   |  |  |
| Encoding          |                                                                                                                                                                | 2 11 10<br>1 0 1                             | 9876<br>1 <mark>Rs</mark> | 5 4<br>R     | 3 2 1 0<br>Rd                                                                                     |  |  |
| Description       | XOR bitwise-exclusive-ORs the contents of the source register with the contents of the destination register; the result is stored in the destination register. |                                              |                           |              |                                                                                                   |  |  |
|                   | You can use this instruction to clear registers (for example, XOR B0,B0); the CLR instruction also supports this function.                                     |                                              |                           |              |                                                                                                   |  |  |
|                   | The source and                                                                                                                                                 | destination re                               | gisters must be           | in the sam   | e register file.                                                                                  |  |  |
| Words             | 1                                                                                                                                                              |                                              |                           |              |                                                                                                   |  |  |
| Machine<br>States | 1,4                                                                                                                                                            |                                              |                           |              |                                                                                                   |  |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                     |                                              |                           |              |                                                                                                   |  |  |
| Examples          | Code                                                                                                                                                           | <b>Before</b>                                | Aft                       | <u>er</u>    |                                                                                                   |  |  |
|                   | XOR A0,A1<br>XOR A0,A1<br>XOR A0,A1                                                                                                                            | A0<br>>FFFF FFFF<br>>FFFF FFFF<br>>FFFF FFFF | - >AAAA AAA               | 0 xx<br>A xx | ZV         A1           0x         > FFFF           0x         > 5555           1x         > 0000 |  |  |

| XORI                       | Exclusive OR Immediate Value                                                                                                                                                                                                                                 |                                                                                      |                                                                                                                                                                                                           |  |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax<br>Execution        | XORI , <rd>IL XOR (Rd) → Rd</rd>                                                                                                                                                                                                                             |                                                                                      |                                                                                                                                                                                                           |  |  |  |  |
| Encoding                   | 15       14       13       12       11       10       9       8       7       6       5       4       3       2       1       0         0       0       0       1       0       1       1       1       0       R       Rd         IL (LSW)         IL (MSW) |                                                                                      |                                                                                                                                                                                                           |  |  |  |  |
| Operands<br>Description    | IL is a 32-bit immediate va<br>XORI bitwise exclusive OR<br>of the destination register; ti                                                                                                                                                                  | s the 32-bit imme                                                                    | diate data with the contents                                                                                                                                                                              |  |  |  |  |
| Words<br>Machine<br>States | 3<br>3.12                                                                                                                                                                                                                                                    |                                                                                      |                                                                                                                                                                                                           |  |  |  |  |
| Status Bits                | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the result is 0, 0 otherwise.</li> <li>V Unaffected</li> </ul>                                                                                                                                   |                                                                                      |                                                                                                                                                                                                           |  |  |  |  |
| Examples                   | Code<br>XORI >FFFFFFFF,A0<br>XORI >FFFFFFFF,A0<br>XORI >FFFFFFFF,A0<br>XORI >0000000,A0<br>XORI >0000000,A0                                                                                                                                                  | <u>Before</u><br>A0<br>>00000000<br>>AAAAAAAA<br>>FFFFFFFF<br>>00000000<br>>FFFFFFFF | After           NCZV         A0           xx0x         >FFFF FFFF           xx0x         >5555 5555           xx1x         >0000 0000           xx1x         >0000 0000           xx0x         >FFFF FFFF |  |  |  |  |

### ZEXT

Zero Extend to Long

ZEXT

| Syntax            | <b>ZEXT</b> < <i>Rd</i> >[,< <i>F</i> >]                                                                                                                                                                                                                                                    |                                                                                                                                   |                                        |                            |                                                      |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------|------------------------------------------------------|--|
| Execution         | (field) Rd $\rightarrow$ (zero-extended field) Rd                                                                                                                                                                                                                                           |                                                                                                                                   |                                        |                            |                                                      |  |
| Encoding          | 15 14 13 1<br>0 0 0                                                                                                                                                                                                                                                                         | 2 11 10<br>0 0 1                                                                                                                  | 9 8 7<br>F 1 0                         | 6 5 4<br>0 1 R             | 3 2 1 0<br>Rd                                        |  |
| Operands          | F=0 selects                                                                                                                                                                                                                                                                                 | al parameter,<br>FS0 for the f<br>FS1 for the f                                                                                   |                                        | ).                         |                                                      |  |
| Description       | ZEXT zero extends the right-justified field contained in the destination reg-<br>ister by zeroing all the nonfield bits of the destination register. The field size<br>for the zero extension is specified by the FS0 or FS1 bits in the status reg-<br>ister, depending on the value of F. |                                                                                                                                   |                                        |                            |                                                      |  |
| Words             | 1                                                                                                                                                                                                                                                                                           |                                                                                                                                   |                                        |                            |                                                      |  |
| Machine<br>States | 1,4                                                                                                                                                                                                                                                                                         |                                                                                                                                   |                                        |                            |                                                      |  |
| Status Bits       | <ul> <li>N Unaffected</li> <li>C Unaffected</li> <li>Z 1 if the resu</li> <li>V Unaffected</li> </ul>                                                                                                                                                                                       | It is 0, 0 othe                                                                                                                   | erwise.                                |                            |                                                      |  |
| Examples          | Code                                                                                                                                                                                                                                                                                        | <b>Before</b>                                                                                                                     |                                        | Afte                       | <u>r</u>                                             |  |
|                   | ZEXT A0,0<br>ZEXT A0,0<br>ZEXT A0,0<br>ZEXT A0,0<br>ZEXT A0,1                                                                                                                                                                                                                               | FS0         FS1           32         x           31         x           1         x           16         x           x         16 | >FFFF FFFF<br>>FFFF FFFF<br>>FFFF 0000 | = xx0x<br>= xx0x<br>) xx1x | >FFFF FFFF<br>>7FFF FFFF<br>>0000 0001<br>>0000 0000 |  |

# 13. Instruction Timings

Section 12, The TMS34010 Instruction Set, describes each GSP instruction, including instruction cycle timings. This section provides details pertaining to instruction timings for the following groups of instructions:

### Section

|      | General Instructions       |       |
|------|----------------------------|-------|
| 13.2 | MOVE and MOVB Instructions | 13-4  |
| 13.3 | FILL Instructions          | 13-9  |
| 13.4 | PIXBLT Instructions        | 13-16 |
| 13.5 | PIXBLT Expand Instructions | 13-26 |
| 13.6 | The LINE Instruction       | 13-34 |
|      |                            |       |

Page

# **13.1 General Instructions**

General instructions include all GSP instructions *except* MOVEs, MOVBs, FILLs, PIXBLTs, and LINE.

Each instruction description in Section 12 contains a **Machine States** field that lists the number of CPU states required to execute the instruction. This description appears as:

#### Machine

States <cache hit case>, <cache disabled case>

These two values represent the number of CPU states required to execute the instruction for each of two cases:

- The cache hit case gives the number of execution states if the instruction and its extension words reside entirely in cache. Thus, only actual execution states (using the CPU) and external memory cycles for data transfer are counted with the instruction.
- The cache disabled case gives the number of execution states if the cache is disabled when the instruction is executed. In this case, external memory cycles for fetching the instruction word and any extension words are counted with the instruction in addition to states through the CPU and memory states for data transfer. Cache is usually only disabled during debugging.

Cache disabled timing is not necessarily worst case timing. It may sometimes be exceeded when the cache is enabled but the instruction is not in the cache (this is known as a *cache miss*).

### 13.1.1 Best Case Timing - Considering Hidden States

Best case timing occurs when an instruction is executed entirely in parallel with the end of a previous instruction. According to some microprocessor conventions, many TMS34010 instructions would have a best case timing of 0 states. Since this is unrealistic, the convention used here assigns a finite (nonzero) timing value but allows for instruction overlap by using the concept of *hidden states*.

Hidden states are memory write cycles that occur at the end of a given instruction. Parallelism is achieved when the CPU is executing instructions at the same time the memory controller is writing to memory. The machine states consumed by the instructions that the CPU is executing hide the machine states consumed by the write cycles. These hidden machine states are not counted against the instruction that incurs them, but are counted against subsequent instructions. If an instruction uses the local bus before all of the hidden cycles have been overlapped by subsequent instructions, that instruction must wait for the hidden cycles to complete. Up to nine machine states may be hidden by write cycles incurred by a single instruction. In the timing charts in this section and in the **Machine States** portions of the instruction descriptions, hidden states are indicated by parentheses as shown below:

 Machine

 States
 <cache hit case>+(<hidden states>), <cache disabled case>

# 13.1.2 Other Effects on Instruction Timing

Instruction timing varies, depending on:

- Whether the cache is enabled
- Whether the instruction and extension words are in cache or not
- The field size and the word alignment of memory data manipulated by the instruction

The timing for some instructions (particularly the MOVE, MOVEB, LINE, FILL, and PIXBLT instructions) is affected by the values of implied operands and on the alignment and field sizes of any associated memory accesses.

In addition, several system-dependent factors that are not included in timing values may further influence the instruction timings:

- Wait states on the local memory bus
- Host accesses via the host port
- Display refresh operations
- DRAM refresh operations
- HOLD/HLDA accesses

# 13.2 MOVE and MOVB Instructions

Timings for MOVE and MOVB instructions are in the following tables:

| Table |                                          | Page |
|-------|------------------------------------------|------|
| 13-1  | MOVE and MOVB Memory-to-Register Timings | 13-5 |
| 13-2  | MOVE and MOVB Register-to-Memory Timings | 13-6 |
| 13-4  | MOVE Memory-to-Memory Timings            | 13-7 |

MOVE and MOVB instructions are field operations, so their timings are affected by factors such as memory address, field size, and field extensions. These factors define the field alignment, which in turn defines the number of memory states required to insert or extract the field from memory. Figure 13-1 illustrates seven cases of alignment, labelled A-G, that are used in the MOVE and MOVB timing tables.



Figure 13-1. Field Alignments in Memory

Case A A 16-bit field is aligned on word boundaries.

### Cases B1-B3

The field length is less than 16 bits.

- In **Case B1**, the field starting address is not aligned to a word boundary, although the end of the field coincides with the end of the word.
- In Case B2, the field starting address is aligned to a word boundary, but the end of the field does not coincide with the end of the word.
- In Case B3, the field length is 14 bits or less, and neither the start nor the end of the field is aligned to a word boundary.
- Case C A 32-bit field is aligned on word boundaries.
- **Case D** The field size is greater than 16 bits. The field starting address is not aligned to a word boundary, although the end of the field coincides with the end of a word.
- **Case E** The field size is greater than 16 bits. The field starting address is aligned to a word boundary, but the end of the field does not coincide with the end of a word.
- **Case F** The field straddles the boundary between two words. Neither the start nor the end of the field is aligned to a word boundary.
- **Case G** The field size ranges from 18 to 32 bits, and the field straddles two word boundaries. Neither the start nor the end of the field is aligned to a word boundary.

# 13.2.1 Moves Between Registers and Memory

Table 13-1 lists the timing for memory-to-register moves for each case of the destination alignment in Figure 13-1. Table 13-2 lists the timing for register-to-memory moves. Note that there are no hidden states for memory-to-register moves.

| Instruction       | Fi     | eld Alignment Typ | De   |
|-------------------|--------|-------------------|------|
| Instruction       | A or B | C, D, E, F        | G    |
| MOVB *Rs, Rd      | 3,6    | 5,8               | N/A  |
| MOVB *Rs(Disp),Rd | 5,11   | 7,13              | N/A  |
| MOVB @Address,Rd  | 5,14   | 7,16              | N/A  |
| MOVE *Rs, Rd      | 3,6    | 5,8               | 7,10 |
| MOVE *Rs+,Rd      | 3,6    | 5,8               | 7,10 |
| MOVE -*Rs,Rd      | 4,7    | 6,9               | 8,11 |
| MOVE *Rs(Disp),Rd | 5,11   | 7,13              | 9,15 |
| MOVE @Address, Rd | 5,14   | 7,16              | 9,19 |

Table 13-1. MOVE and MOVB Memory-to-Register Timings

Notes: 1. Add 1 state to MOVES for sign extension.

 The first number specifies the number of cycles required when the entire instruction is contained within cache (cache hit case). The second number specifies the number of cycles required when the cache is disabled (cache disabled case).

| Instruction       |         | Field Alignment Type |          |          |          |  |  |  |  |
|-------------------|---------|----------------------|----------|----------|----------|--|--|--|--|
|                   | A       | B or C               | D or E   | F        | G        |  |  |  |  |
| MOVB Rs,*Rd       | N/A     | 1+(3),7              | N/A      | 1+(7),11 | N/A      |  |  |  |  |
| MOVB Rs,*Rd(Disp) | N/A     | 3+(3),7              | N/A      | 3+(7),13 | N/A      |  |  |  |  |
| MOVB Rs,@Address  | N/A     | 1+(3),7              | N/A      | 3+(7),13 | N/A      |  |  |  |  |
| MOVE Rs,*Rd       | 1+(1),5 | 1+(3),7              | 1+(5),9  | 1+(7),11 | 1+(9),13 |  |  |  |  |
| MOVE Rs,*Rd+      | 1+(1),5 | 1+(3),7              | 1+(5),9  | 1+(7),11 | 1+(9),13 |  |  |  |  |
| MOVE Rs,-*Rd      | 2+(1),6 | 2+(3),8              | 2+(5),10 | 2+(7),12 | 2+(9),14 |  |  |  |  |
| MOVE Rs,*Rd(Disp) | 3+(1),7 | 3+(3),9              | 3+(5),11 | 3+(7),13 | 3+(9),15 |  |  |  |  |
| MOVE Rs,@Address  | 3+(1),7 | 3+(3),9              | 3+(5),11 | 3+(7),13 | 3+(9),15 |  |  |  |  |

Table 13-2. MOVE and MOVB Register-to-Memory Timings

**Note:** The first number specifies the number of cycles required when the entire instruction is contained within cache (cache hit case). The second number specifies the number of cycles required when the cache is disabled (cache disabled case). Hidden states are indicated by parentheses.

# 13.2.2 Memory-to-Memory Moves

Table 13-4 lists memory-to-memory move timings for each combination of source and destination alignment. Table 13-3 lists numeric indices which are used in Table 13-4. The indices are associated with each source and destination alignment pair (the alignments are shown in Figure 13-1 on page 13-4). To use these tables:

- 1) Determine the source and destination alignment,
- 2) Locate the alignment and its index in Table 13-3, and
- 3) Use the index to select the correct column for a particular MOVE addressing mode in Table 13-4.

| Source Field | Destination Field Alignment |   |    |    |    |    |    |  |  |
|--------------|-----------------------------|---|----|----|----|----|----|--|--|
| Alignment    | Α                           | В | С  | D  | E  | F  | G  |  |  |
| А            | 1                           | - |    | -  | -  | 3  | -  |  |  |
| В            | -                           | 2 | -  | ~  | _  | 3  | 1  |  |  |
| С            | -                           | - | 6  | -  | -  | -  | 9  |  |  |
| D            | -                           | - | -  | 7  | 7  | 8  | 9  |  |  |
| E            | -                           | - | -  | 7  | 7  | 8  | 9  |  |  |
| F            | 4                           | 5 | -  | 7  | 7  | 8  | 9  |  |  |
| G            | -                           | - | 10 | 11 | 11 | 12 | 13 |  |  |

Table 13-3. Alignment Indices for Memory-to-Memory Moves

|                     | Memory-to-Memory Index – Source to Destination |          |          |       |      |        |            |             |  |
|---------------------|------------------------------------------------|----------|----------|-------|------|--------|------------|-------------|--|
| Instruction         | 1                                              | 2        | 3        | 4     | L I  | 5      | 6          | 7           |  |
| MOVB *Rs,*Rd        | N/A                                            | 3+(3),7  | 3+(7),13 | N/    | Ά    | 5+(3), | 11 N/A     | N/A         |  |
| MOVB *Rs(D),*Rd(D)  | N/A                                            | 5+(3),7  | 5+(7),21 | N/    | Ά    | 6+(3), | 13 N/A     | N/A         |  |
| MOVB @\$Addr,@DAddr | N/A                                            | 7+(3),7  | 7+(7),29 | N/    | Ά    | 6+(3), | 12 N/A     | N/A         |  |
| MOVE *Rs,*Rd        | 3+(1),7                                        | 3+(3),9  | 3+(7),13 | 5+(   | 1),9 | 5+(3), | 11 5+(3),1 | 1 5+(5),13  |  |
| MOVE *Rs+,*Rd+      | 4,7                                            | 4+(2),9  | 4+(6),13 | 6,    | 9    | 6+(2), | 11 6+(2),1 | 1 6+(4),13  |  |
| MOVE -*Rs,-*Rd      | 4+(1),8                                        | 4+(3),10 | 4+(7),14 | 6+(1  | ),10 | 6+(3), | 12 6+(3),1 | 2 6+(5),14  |  |
| MOVE *Rs(\$),*Rd+   | 5+(1),12                                       | 5+(3),14 | 5+(7),18 | 7+(1  | ),14 | 7+(3), | 16 7+(3),1 | 3 7+(5),15  |  |
| MOVE *Rs(S),*Rd(D)  | 5+(1),15                                       | 5+(3),17 | 5+(7),21 | 7+(1  | ),17 | 7+(3), | 19 7+(3),1 | 6 7+(5),18  |  |
| MOVE @SAddr,*Rd+    | 5+(1),15                                       | 5+(3),17 | 5+(7),21 | 7+(1  | ),17 | 7+(3), | 19 7+(3),1 | 6 7+(5),18  |  |
| MOVE @SAddr,@DAddr  | 7+(1),23                                       | 7+(3),25 | 7+(7),29 | 9+(1  | ),25 | 9+(3), | 27 9+(3),2 | 24 9+(5),26 |  |
|                     | Memory-to-Memory Index - Source to Destination |          |          |       |      |        |            |             |  |
| Instruction         | 8                                              | 9        | 1        | 0     |      | 11     | 12         | 13          |  |
| MOVB *Rs,*Rd        | 5+(7),15                                       | N/A      | N,       | Ά     | N    | I/A    | N/A        | N/A         |  |
| MOVB *Rs(D),*Rd(D)  | 7+(7),19                                       | N/A      | N,       | /Α    | N    | I/A    | N/A        | N/A         |  |
| MOVB @SAddr,@DAddr  | 9+(7),27                                       | N/A      | N        | /Α    | N    | I/A    | N/A        | N/A         |  |
| MOVE *Rs,*Rd        | 5+(7),15                                       | 5+(9),1  | 7 7+(3   | 3),13 | 7+(  | 5),15  | 5+(7),17   | 9+(9),21    |  |
| MOVE *Rs+,*Rd+      | 6+(6),15                                       | 6+(8),1  | 7 8+(2   | 2),13 | 8+(  | 4),15  | 6+(6),17   | 10+(8),21   |  |
| MOVE -*Rs,-*Rd      | 6+(7),15                                       | 6+(9),1  | 8 8+(3   | 3),14 | 8+(  | 5),16  | 6+(7),18   | 10+(9),22   |  |
| MOVE *Rs(\$),*Rd+   | 7+(7),16                                       | 7+(9),1  | 9 9+(3   | 3),18 | 9+(  | 5),20  | 7+(7),22   | 11+(9),26   |  |
| MOVE *Rs(\$),*Rd(D) | 7+(7),19                                       | 7+(9),2  | 22 9+(3  | 3),21 | 9+(  | 5),23  | 7+(7),25   | 11+(9),29   |  |
| MOVE @SAddr,*Rd+    | 7+(7),19                                       | 7+(9),2  | 22 9+(3  | 3),21 | 9+(  | 5),23  | 7+(7),25   | 11+(9),29   |  |
| MOVE @SAddr,@DAddr  | 9+(7),27                                       | 9+(9),3  | 30 11+(  | 3),29 | 11+  | (5),31 | 9+(7),33   | 13+(9),37   |  |

# Table 13-4. MOVE Memory-to-Memory Timings

Note: The number on the left specifies the number of cycles required when the entire instruction is contained within cache (cache hit case). The number on the right specifies the number of cycles required when the cache is disabled (cache disabled case). Hidden states are indicated by parentheses.

.

# 13.2.3 MOVE Timing Example

Figure 13-2 illustrates a MOVE @SAddress,@DAddress,0 instruction with these initial implied operands:



Figure 13-2. MOVE Timing Example

As Figure 13-2 shows, this is a memory-to-memory move with a field size of 31 bits. The source data begins at address >E5 and spans three words; as Figure 13-1 (page 13-4) shows, the source data has alignment G. The destination location begins at address >161 and spans two words; as Figure 13-1 shows, the destination alignment is type E. Table 13-3 (page 13-6) shows the source-to-destination alignment indices for Table 13-4; alignment G to E points to column 11 in Table 13-4. By locating the entry for a MOVE @SAddress in column 11 of Table 13-4, we see that the timing for this example is 11+(5),31.

Thus, this MOVE example would consume 11 machine states (plus 5 hidden states) if this code resided in cache. If the instruction cache was not enabled, this example would consume 31 machine states. The memory accesses at the end of the MOVE consume 5 machine states, which may be hidden by subsequent cache-resident instructions.

# **13.3 FILL Instructions**

The total time for the FILL instruction is calculated by adding a setup time to a transfer time:

FILL time = FILL setup time + FILL transfer time

- The setup sequence executes an initialization sequence, performing any necessary setup operations and translations. (This may include XY to linear conversions and window preclipping.) The result of the setup includes the dimensions of the array that is to be moved.
- The **transfer sequence** performs the actual data transfer from the source register to the destination array.

FILL setup and transfer timings are in the following tables:

| Table | Page                                    |  |
|-------|-----------------------------------------|--|
| 13-5  | FILL Setup Time                         |  |
| 13-6  | FILL Transfer Timing <sup>†</sup> 13-10 |  |

### 13.3.1 FILL Setup Time

FILL setup time is the overhead incurred by the FILL instructions from performing initialization, XY conversions, and window operations. Window operations are performed before the FILL transfer begins. Window options that affect FILL setup timing include:

- No window clipping (W=0)
- A window clip that requires no change (array fits)
- A window clip that affects the starting pointer (*start adjust*)
- A window clip that affects the array transfer dimensions (dimension adjust)
- A window clip that affects both the starting and the ending pointers (adjust both)
- A window miss requesting an interrupt
- A window *hit*

Table 13-5 illustrates the effects of windowing operations on FILL setup timing. Corner adjust operations have no effect on FILL setup timing.

|             |     | Window Operation |                         |                  |                |      |     | Co             | rner Adj       | ust            |
|-------------|-----|------------------|-------------------------|------------------|----------------|------|-----|----------------|----------------|----------------|
| Instruction | w=0 | Array<br>Fits    | <b>S</b> tart<br>Adjust | Dimens<br>Adjust | Adjust<br>Both | Miss | Hit | PBH=1<br>PBV=0 | PBH=0<br>PBV=1 | PBH=1<br>PBV=1 |
| FILL L      | 4   | N/A              | N/A                     | N/A              | N/A            | N/A  | N/A | N/A            | N/A            | N/A            |
| FILL XY     | 6   | 9                | 16                      | 12               | 20             | N/A  | N/A | N/A            | N/A            | N/A            |

Table 13-5. FILL Setup Time

Note: These timings are for the cache hit case; add 3 machine states for cache disabled timing.

For example, a FILL XY with preclipping that requires both the starting and ending array corners to be adjusted would consume 20 states of setup time.

# 13.3.2 FILL Transfer Timing

Table 13-6 lists FILL transfer timings. Transfer timing is the time required (in addition to the setup time) to execute the actual data transfer to memory. Transfer timing is based on several parameters such as the number of rows in the adjusted array (L), the number of words affected per row (N), graphics operations (G), and four possible destination array alignments (A, B, C, and D). These factors are described in the list that follows the table.

| Line Longth            | Array Alignments |               |               |               |  |  |  |  |
|------------------------|------------------|---------------|---------------|---------------|--|--|--|--|
| Line Length            | A                | В             | С             | D             |  |  |  |  |
| Short (N=1)            | (1+G)L + 2       | (2+G)L+2      | (2+G)L + 1    | (2+G)L + 1    |  |  |  |  |
| Medium (N=2)           | (2+2 G)L + 2     | (3+2 G)L + 2  | (3+2 G)L + 2  | (4+2 G)L + 1  |  |  |  |  |
| Long (N <u>&gt;</u> 3) | (1 + NG)L + 2    | (2 + NG)L + 5 | (3 + NG)L + 2 | (4 + NG)L + 1 |  |  |  |  |

| Table | 13-6. | FILL | Transfer | Timing <sup>†</sup> |
|-------|-------|------|----------|---------------------|
|-------|-------|------|----------|---------------------|

\* Subtract any alignment/graphics adjustment from these values

Key:

L Number of rows (see page 13-10)

N Number of words per row (see page 13-12)

G Value derived from selected graphics operation (see Table 13-7 on page 13-12)

### • Number of Rows in the Adjusted Array (L)

The working dimensions (L rows  $\times M$  pixels) for the fill are determined by the originally supplied destination pointer (DADDR) and dimensions (DYDX) in conjunction with window preclipping.

### • Alignment of Leading and Trailing Words in Rows

After clipping, the data transfer portion of the FILL treats the array as a series of L rows of M pixels. These M pixels are spread across N words in each row of the destination array. Figure 13-3 illustrates a single row of a destination array in memory. The FILL algorithm resolves rows into three portions:

- 1) The leading edge at the beginning of the row
- 2) The center N-2 words of the row
- 3) The trailing edge at the end of the row



Figure 13-3. Pixel Block Alignment in X

As Figure 13-3 shows, a row of N words includes one word each for the leading and trailing parts of the transfer and N-2 words for the center portion. The FILL always transfers the center portion of the row as a series of 16-bit words. Thus, the alignment of the leading and trailing words in the row characterize the alignment type of the array. Figure 13-4 illustrates the four possible alignments (A, B, C, and D) of destination array rows within pixel blocks in memory.



Figure 13-4. Pixel Block Alignments

Word alignment is constant from row to row because DPTCH is constrained to be a multiple of 16 for most FILLs. If a FILL is only one pixel wide, and all the rows are contained in single words in memory, DPTCH may be any value. If DPTCH is not a multiple of 16, word alignment may vary between cases B, C, and D. Average timing for this situation may be derived using alignment C. Worst case timing for this situation may be derived using alignment D.

# • Row Length (Number of Words N per Row)

Row length is determined by a combination of the computed array pointer value in DADDR, the clipped DX dimension, and the pixel size stored in the PSIZE register. The data transfer algorithm breaks down into one of three cases, short, medium, or long, according to the number of words *N* in a row. These three cases include:

**Short case**. The destination array row occupies only one word in memory (N=1). In this case, only one write (or read-modify-write) operation is required to place the row into the destination array. Alignment for the short case is either type A for exactly aligned arrays or type B, C, or D for nonaligned arrays (which require a read-modify-write).

**Medium case**. The destination row occupies two words in memory (N=2). In this case, the row has no center portion and the array alignment is determined by the alignments of the first and last words in the row.

**Long case.** The destination row occupies all or part of at least three words  $(N \ge 3)$ . This is the general case for array alignment discussions.

### • Transfer Direction in X

Transfer direction does not apply to FILLs. FILL transfers proceed a single word of pixels at a time in the order of increasing X and increasing Y. This corresponds to a transfer from left-to-right and top-to-bottom for the default screen orientation.

# • Selected Graphics Operations (G)

Graphics operations such as plane masking, transparency, and pixel processing influence FILL transfer timing because the destination pixels must be read before they are replaced. However, the effects of these operations vary because they are performed by different portions of the TMS34010 hardware. For instance, plane masking, transparency, and field insertion are all performed by the GSP memory controller; any combination of these operations uses 2 machine states for each word written. Pixel processing, on the other hand, is performed by the GSP CPU, and requires 2, 4, 5, or 6 states per word (independently of other operations). The minimum cycle time for any graphics operation, then, is **2 machine states** (one memory cycle) using the pixel processing *replace* operation, with plane masking and transparency disabled. Table 13-7 shows these values.

| Table 13-7. | Timing Values per Word for Graphics Operat | ons (G) |
|-------------|--------------------------------------------|---------|
|             |                                            |         |

|                                                      | Pixel Processing Operation |                             |                           |      |  |  |  |
|------------------------------------------------------|----------------------------|-----------------------------|---------------------------|------|--|--|--|
| Graphics Operation                                   | Replace                    | Other<br>Booleans<br>or ADD | ADDS,SUB<br>MAX or<br>MIN | SUBS |  |  |  |
| No plane masking or transparency                     | 2                          | 4                           | 5                         | 6    |  |  |  |
| Read-modify-write, plane<br>masking, or transparency | 4                          | 6                           | 7                         | 8    |  |  |  |

# • Alignment/Graphics Adjustment

An additional adjustment may be necessary when plane masking or transparency are enabled and the alignment type is B, C, or D. As the second line of Table 13-7 shows, if a particular word in a destination row has already been read as part of a read-modify-write operation, no **additional** states are required to perform *plane masking* or *transparency* for that word. Since the alignment types with misaligned edges (B, C, and D) already assume a RMW (read-modify-write) on their respective edges, the effect of plane masking or transparency can be ignored for these edges. That is, after you have calculated the timing using the proper value for the graphics operation, you can **subtract** 2 states (cases B and C) or 4 states (case D) per row from the transfer timings for the respective alignment cases. Case A requires no adjustment.

# 13.3.3 FILL Timing Examples

FILL timing is calculated by adding the FILL setup value to the FILL transfer value:

FILL time = FILL setup time + FILL transfer time - alignment adjustment

FILL setup timings, transfer timings, and the effects of graphics operations are in the following tables:

# Table

| Table | rage                                                     |
|-------|----------------------------------------------------------|
| 13-5  | FILL Setup Time                                          |
| 13-6  | FILL Transfer Timing <sup>†</sup> 13-10                  |
|       | Timing Values per Word for Graphics Operations (G) 13-12 |

The following three examples illustrate timing for a **FILL XY** with these initial implied operands:

| DADDR  | = >004400E4 | (X=228, Y=68)                                |
|--------|-------------|----------------------------------------------|
| DPTCH  | = >800      | (X extent = $512$ pixels × 4 bits per pixel) |
| OFFSET | = >0        |                                              |
| WSTART | = >004900EB | (X=235, Y=73)                                |
| WEND   | = >005F0140 | (X=320, Y=95)                                |
| DYDX   | = >0014003C | (DX=60, DY=20)                               |
| PSIZE  | = >4        |                                              |
| CONVDP | = >14       | (LMO DPTCH)                                  |

Dama

The setup and transfer timings for these examples are the same, except each uses a different graphics operation. Figure 13-5 illustrates the destination array and window used in these examples. The shaded portion is the area of intersection.

- Setup Time: W=3 is the window preclipping option. This option requires the starting corner to be adjusted. As Table 13-5 shows, the setup time for a FILL XY with these options is 16 machine states.
- Transfer Time: As Figure 13-5 shows, the window preclipping results in an array with a Y dimension of 15 (L=15). The resulting X dimension is 53 pixels and the pixel size is 4; 53 divided by 4 produces 13.25, so N=14. Since this N is greater than 3, this example conforms to the long case. The trailing edge is word aligned but the leading edge is not, so the alignment type is C. As Table 13-6 shows, the transfer time for a FILL XY with these characteristics is (3+NG)L + 2.



Figure 13-5. FILL XY Timing Example

### Example 13-1. W=3, T=0, PP=0, No Plane Masking

The pixel processing *replace* operation has been selected, and transparency and plane masking are not enabled. According to Table 13-7, G=2. The FILL timing for this instruction can be calculated as follows:

FILL time = FILL setup time + FILL transfer time  
= Adjust pointer + 
$$(3+NG)L + 2$$
  
= 16 +  $[(3 + (14 \times 2)]15 + 2]$   
= 483 states

The FILL writes 795 pixels (at four bits per pixel) in these 483 states.

### Example 13-2. W=3, T=0, PP=20, No Plane Masking

The pixel processing MAX operation has been selected, and transparency and plane masking are not enabled. According to Table 13-7, G=5. The FILL timing is now calculated as:

FILL time = FILL setup time + FILL transfer time = Adjust pointer + (3+NG)L + 2= 16 +  $[3 + (5 \times 14)]15 + 2$ = 1,113 states

This FILL requires 1,113 states to merge the pixel values in the COLOR1 register with those in the destination array using the MAX operation. The portion of the array lying within the window contains 795 pixels.

#### Example 13-3. W=3, PP=5, T=1, Plane Masking Enabled

The pixel processing XNOR operation has been selected, and transparency and plane masking **are** enabled. According to Table 13-7, **G=6**. Alignment type C incurs a read-modify-write at the leading edge of each row. The extra read included in the RMW can be used by the plane masking or transparency hardware, so an alignment/graphics adjustment is necessary. The adjustment negates the effect of the extra read cycles in each row that are attributed to the graphics operations. For this example, the amount subtracted is 2 (the number of machine states for a read cycle) times L (the number of rows). The FILL timing is now calculated as:

FILL time = FILL setup time + FILL transfer time - adjustment = Adjust pointer + (3+NG)L + 2 - 2 L = 16 +  $[3 + (6 \times 14)]15 + 2$  -  $(2 \times 15)$ = 1,293 states

This FILL requires 1,293 states to write the XNOR of the pixel values in the COLOR1 register with those in the destination array for 795 pixels (at four bits per pixel).

### 13.3.4 Interrupt Effects on FILL Timing

The FILL instruction may be interrupted on a word boundary during the transfer portion of the FILL algorithm. It can also be interrupted at the end of each row. The context of the FILL is saved in reserved registers, and the PBX bit is set in the copy of the status register that is pushed onto the stack. The worst case latency caused by an interrupt is 20 machine states for the interrupt to be recognized. The time for the context switch must be added to this. See Section 8.4.1, Interrupt Latency (page 8-5) for context switch information.

# **13.4 PIXBLT Instructions**

PIXBLT instructions covered in this section include:

- PIXBLT L,L
- PIXBLT XY,L
- PIXBLT L,XY
- PIXBLT XY,XY

(PIXBLT B,L and PIXBLT B,XY are covered in Section 13.5.)

The total PIXBLT instruction timing is obtained by adding a setup time to a transfer time:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time

- The setup sequence executes an initialization sequence, performing any necessary setup operations and translations. (This includes XY-to-linear conversion and window preclipping.) The result of the setup includes the dimensions of the source array.
- The **transfer sequence** performs the actual data transfer from the source array to the destination array.

PIXBLT setup and transfer timings are in the following tables:

| Table | Pa                                      | ige |
|-------|-----------------------------------------|-----|
| 13-8  | PIXBLT Setup Time                       | ·16 |
| 13-9  | PIXBLT Transfer Timing <sup>†</sup> 13- | -18 |

# 13.4.1 PIXBLT Setup Time

Table 13-8 lists PIXBLT setup times. Setup time is the overhead incurred by the PIXBLT instructions in performing initialization, XY conversions, window options, and corner adjust. Setup time is affected by both the window and corner adjust operations. The effects of these operations are described in the list that follows Table 13-8.

|              | Window Operation |                                                                   |     |     |     | Corner Adjust |                |                |                |     |
|--------------|------------------|-------------------------------------------------------------------|-----|-----|-----|---------------|----------------|----------------|----------------|-----|
| Instruction  | W=0              | V=0 Array Start Dimens Adjust<br>Fits Adjust Adjust Both Miss Hit |     |     |     |               | PBH=1<br>PBV=0 | PBH=0<br>PBV=1 | PBH=1<br>PBV=1 |     |
| PIXBLT L.L   | 7                | N/A                                                               | N/A | N/A | N/A | N/A           | N/A            | N/A            | N/A            | N/A |
| PIXBLT XY,L  | 9                | N/A                                                               | N/A | N/A | N/A | N/A           | N/A            | +1             | +2             | +4  |
| PIXBLT L,XY  | 9                | 12                                                                | 19  | 15  | 23  | N/A           | N/A            | +1             | +2             | +4  |
| PIXBLT XY,XY | 12               | 15                                                                | 22  | 18  | 26  | N/A           | N/A            | +1             | +2             | +4  |

Table 13-8. PIXBLT Setup Time

For example, consider a PIXBLT XY,XY instruction with preclipping that requires both the starting and ending array corners to be adjusted (PBH=1 and PBV=0). The setup timing for this example would be 26+1=27 states.

# • Window Operations

Window operations are performed before the PIXBLT transfer begins. Window options that affect PIXBLT setup timing include:

- No window checking (W=0)
- A window clip that requires no change (array fits)
- A window clip that affects the starting pointer (start adjust)
- A window clip that affects the array transfer dimensions (dimension adjust)
- A window clip that affects both the starting and ending pointers (adjust both)
- A window miss that requests an interrupt
- A window hit

### • Corner Adjust (PBH and PBV)

The TMS34010 may need to adjust the starting corner of the source and destination arrays for the PIXBLT L,XY, PIXBLT XY,L, and PIXBLT XY,XY instructions. The default starting corner is the upper left corner of the array. This can be altered by changing the values of the PBH and PBV (PIXBLT horizontal and vertical) bits. Possible corner adjustments (with default origin ORG=0) include:

- No corner adjust (PBH=0, PBV=0)
- Adjust to upper right corner (PBH=1, PBV=0)
- Adjust to lower left corner (PBH=0, PBV=1)
- Adjust to lower right corner (PBH=1, PBV=1)

The TMS34010 adjusts corners before PIXBLT execution begins. For each combination of PBH and PBV, the GSP adjusts the source and destination starting address pointers to point to the appropriate corner of the arrays. This assures that the same pixel block is moved, despite the difference in X and Y transfer directions.

The original source and destination pointers must be supplied through software. The pointers should indicate the least significant pixel in the array, except for PIXBLT L,L. For this instruction, the PBH and PBV bits affect only the *direction* of the move; the GSP does not adjust the starting corner.

# 13.4.2 PIXBLT Transfer Timing

Table 13-9 lists PIXBLT transfer timings. Transfer timing is the time required (in addition to the setup time) to execute the actual data transfer to memory. Transfer timing is affected by several factors, including the number of rows in the adjusted array (L), the number of words affected per row (N), graphics operations (G), and four possible destination array alignments (A, B, C, and D). These factors are described in the list that follows the table.

|                                                    |                                    | <b>PBH</b> = 0                                                  |                                      |                                      |  |  |  |
|----------------------------------------------------|------------------------------------|-----------------------------------------------------------------|--------------------------------------|--------------------------------------|--|--|--|
| Row Lengths<br>and Alignment                       | Destination Array Alignment        |                                                                 |                                      |                                      |  |  |  |
| and Alignment                                      | A                                  | В                                                               | С                                    | D                                    |  |  |  |
| Short ( <i>N</i> =1)<br>D > S<br>D < S             | (G+4)L + 5<br>(G+4)L + 5           | (G+6)L + 3<br>(G+6)L + 3                                        | (G+6)L + 3<br>(G+6)L + 3             | (G+6)L + 3<br>(G+6)L + 3             |  |  |  |
| Medium ( <i>N</i> =2)<br>D ≥ S<br>D < S            | [2+(4+2G)]L + 5<br>[4+(4+2G)]L + 4 | $[4+(4+2\ G)]L + 3[6+(4+2\ G)]L + 2$                            | [4+(4+2 G)]L + 5[6+(4+2 G)]L + 4     | $[6+(4+2\ G)]L + 3[8+(4+2\ G)]L + 2$ |  |  |  |
| Long (N <u>&gt;</u> 3)<br>D > S<br>D < S           | [(2+G)N]L + 5[2+(2G)N]L + 4        | $\begin{array}{c} [2+(2+G)N]L + 3\\ [4+(2G)N]L + 2 \end{array}$ | [2+(2+G)N]L + 5[4+(2G)N]L + 4        | [2+(4+G)N]L + 3[6+(2G)N]L + 2        |  |  |  |
|                                                    |                                    | <b>PBH</b> = 1                                                  |                                      |                                      |  |  |  |
| Row Longths                                        | Destination Array Alignment        |                                                                 |                                      |                                      |  |  |  |
| Row Longths<br>and Aligument                       | А                                  | В                                                               | С                                    | D                                    |  |  |  |
| Short ( <i>N</i> =1)                               | (G+3)L + 8<br>(G+3)L + 8           | (G+4)L + 7<br>(G+4)L + 7                                        | (G+4)L + 7<br>(G+4)L + 7             | (G+4)L + 7<br>(G+4)L + 7             |  |  |  |
| Medium (N=2)<br>D <u>&gt;</u> S<br>D < S           | [2+(4+2 G)]L + 4[4+(4+2 G)]L + 5   | [4+(4+2 G)]L + 3[5+(4+2 G)]L + 4                                | $[4+(4+2\ G)]L + 4[6+(4+2\ G)]L + 5$ | [6+(4+2 G)]L + 3[7+(4+2 G)]L + 4     |  |  |  |
| Long (N <u>&gt;</u> 3)<br>D <u>&gt;</u> S<br>D < S | [1+(2+G)N]L + 4[3+(2+G)N]L + 5     |                                                                 | [3+(2+G)N]L + 4<br>[5+(2+G)N]L + 5   | [5+(2+G)N]L + 3<br>[6+(2+G)N]L + 4   |  |  |  |

<sup>†</sup> Subtract any alignment/graphics adjustment from these values **Key**:

L Number of rows in the array (see page 13-19)

N Number of destination words per row (see page 13-20)

G Value dependent on selected graphics operation (see Table 13-10 on page 13-22)

 $D \ge S$  First destination to source alignment case (see page 13-21)

D<S Second destination to source alignment case (see page 13-21)

# • Number of Rows in the Array (L)

The working dimensions (L rows by N words) for the block transfer are determined by the original destination pointer (DADDR) and dimensions (DYDX) in conjunction with window preclipping. L represents the number of rows in the clipped array.

#### • Alignment of Leading and Trailing Words in Rows

After clipping, the data transfer portion of the PIXBLT treats the array as a series of L rows of M pixels. These M pixels are spread across N words in each row of the destination array. N and L affect the transfer timing. Alignment does not vary from row to row because DPTCH is constrained to be a power of two.

Figure 13-6 illustrates a single row of a destination array in memory. The PIXBLT algorithm resolves rows into three portions:

- 1) The leading edge at the beginning of a row
- 2) The center N-2 words of the row
- 3) The trailing edge at the end of the row



Figure 13-6. Pixel Block Alignment in X

As Figure 13-6 shows, a row of N words includes one word each for the leading and trailing parts of the transfer and N-2 words for the center portion. The PIXBLT always transfers the center portion of the row as a series of 16-bit words. Thus, the alignment of the leading and trailing portions characterize the alignment type of the array. Figure 13-7 illustrates the four possible alignments (A, B, C, and D) of a destination array.



Figure 13-7. Pixel Block Alignments

### • Row Length (Number of Words *N* per Row)

Row length is determined by a combination of the computed array pointer value in DADDR, the clipped DX dimension, and the pixel size stored in the PSIZE register. The data transfer algorithm breaks down into one of three cases, short, medium, or long, according to the number of words *N* in a row. These three cases include:

**Short case**. The destination array row occupies only one word in memory (N=1). In this case, only one write (or read-modify-write) operation is required to place the row into the destination array. Alignment for the short case is either type A for exactly aligned arrays or type B, C, or D for nonaligned arrays (which require a read-modify-write).

**Medium case**. The destination row occupies two words in memory (N=2). In this case, there is no center portion to the row and the array alignment is determined by the alignments of the first and last words in the row.

Long case. The destination row occupies all or part of at least three words  $(N \ge 3)$ . This is the general case for array alignment discussions.

# • Relative Alignment of Source Rows to Destination Rows

The alignment of the leading pixels in a source row with respect to a destination row influences PIXBLT transfer timing. This alignment determines whether one or two words are required from the source array to fully write the first word of the destination array. This initial condition can be divided into two cases:

- D≥S The four LSBs of the destination address are greater than the four LSBs of the source address. This implies that the amount of data available from the first word of the source array exceeds the amount needed to write to the first word of the destination array. The write to the destination array can proceed immediately.
- **D**<**S** The four LSBs of the destination address are less than the four LSBs of the source address. This implies that the amount of data to be written to the first word of the destination array exceeds the amount available from the first word of the source array. Another word must be read from the source array.



Figure 13-8. Source to Destination Alignments

# • Transfer Direction in X (PBH)

PIXBLT transfers proceed a word of data at a time in a consistent direction in X and Y. The default direction is from the smallest word address to the largest, corresponding to left-to-right and top-to-bottom for the default screen orientation. The values of the PBH and PBV bits determine the transfer direction in X and Y.

For the four regular PIXBLTs (without expand), PBH determines the order in which *words* are written on each row of the destination array:

PBH=0: Words within rows are written in the order of increasing addresses.

**PBH=1:** Words are written in the order of decreasing addresses. The value of PBH influences the per-row transfer timings of these PIXBLTs.

The sense of the PBV bit determines the order in which *rows* are transferred to the destination array.

PBV=0: Rows are transferred in the order of increasing addresses.

PBV=1: Rows are transferred in the order of decreasing addresses.

This value affects the setup timing, but not the transfer timing.

#### • Selected Graphics Operations (G)

Graphics operations such as plane masking, transparency, and pixel processing influence PIXBLT transfer timing because the destination pixels must be read before they are replaced. However, the effects of these operations vary because they are performed by different portions of the TMS34010 hardware. For instance, plane masking, transparency, and field insertion are all performed by the GSP memory controller hardware; any combination of these operations uses 2 machine states for each word written. Pixel processing, on the other hand, is performed by the TMS34010 CPU, and requires 2, 4, 5, or 6 states per word independent, of other operations. *The minimum time for any graphics operation*, then, is **2 machine states** (one memory cycle) using the *replace* operation with plane masking and transparency disabled. These values are shown in Table 13-10.

|                                                      | Pixel Processing Operation |                             |                           |      |  |  |
|------------------------------------------------------|----------------------------|-----------------------------|---------------------------|------|--|--|
| Graphics Operation                                   | Replace                    | Other<br>Booleans<br>or ADD | ADDS,SUB<br>MAX or<br>MIN | SUBS |  |  |
| No plane masking or transparency                     | 2                          | 4                           | 5                         | 6    |  |  |
| Read-modify-write, plane<br>masking, or transparency | 4                          | 6                           | 7                         | 8    |  |  |

#### Table 13-10. Timing Values per Word for Graphics Operations (G)

### • Alignment/Graphics Adjustment

An additional adjustment may be necessary when plane masking or transparency are enabled and the alignment type is B, C, or D. As the second line of Table 13-10 shows, if a particular word in a destination row has already been read as part of a read-modify-write operation, no **additional** states are required to perform plane masking or transparency for that word. Since the alignment types with misaligned edges (B, C, and D) already assume a RMW (read-modify-write) on their respective edges, the effect of plane masking or transparency can be ignored for these edges. That is, after you have computed the timing using the proper value for the graphics operation, you can **subtract** 2 states (case B and C) or 4 states (case D) per row from the row timings for the respective alignment cases. Case A requires no adjustment.

# 13.4.3 PIXBLT Timing Examples

PIXBLT timing is calculated by adding the PIXBLT setup value to the PIXBLT transfer value:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time - alignment adjustment

PIXBLT setup timings, transfer timings, and the effects of graphics operations are in the following tables:

Table

| lable |                                                    | Page  |   |
|-------|----------------------------------------------------|-------|---|
| 13-8  | PIXBLT Setup Time                                  | 13-16 |   |
| 13-9  | PIXBLT Transfer Timing <sup>†</sup>                | 13-18 | • |
| 13-10 | Timing Values per Word for Graphics Operations (G) | 13-22 |   |

The following three examples illustrate timing for a **PIXBLT XY,L** with these initial implied operand values:

| SADDR    | = >  | 003A00E6 | (X=230, Y= 58)                               |
|----------|------|----------|----------------------------------------------|
| SPTCH    | =    | >800     | (X extent = $512$ pixels × 4 bits per pixel) |
| DADDR    | =    | 000030E8 | (linear address)                             |
| DPTCH    |      | >800     | (X extent = 512 pixels)                      |
| OFFSET   | =    | 00040000 |                                              |
| WSTART   | -    | 00000000 | (ignored)                                    |
| WEND     | =    | 01000100 | (ignored)                                    |
| DYDX     | =    | 000F0036 | (DY = 15, DX = 54)                           |
| PSIZE    | =    | >4       |                                              |
| CONVSP   | =    | >14      |                                              |
| CONVDP   | =    | >14      | (ignored)                                    |
| PMASK    | =    | >0000    |                                              |
| PBH=1,PE | 3V=1 |          |                                              |

The setup and transfer timings for these examples are the same, except each uses a different graphics operation. Figure 13-9 illustrates the destination array and window used in these examples. The shaded portion is the destination array.

- Setup Time: Windowing is not enabled for this example. The starting corner must be adjusted in both the X and Y dimensions. As Table 13-8 shows, the setup time for a PIXBLT XY,L with these options is 9 + 3 machine states.
- Transfer Time: The source and destination arrays have the same pitch; the X and Y dimensions are the same. The Y dimension is 15, so L=15. The X dimension is 54 pixels, and the pixel size is four; 54 divided by 4 produces 13.5, so N=14. N is greater than 3, so this example conforms to the long case. The four LSBs of DADDR are greater than the four LSBs of SADDR (D≥S). The trailing edge is word aligned but the leading edge is not, so the alignment type is C. As Table 13-9 shows, the transfer time for this PIXBLT XY,L with PBH=1 is [5+(2+G)N]L+5.

D.a. a. -



Figure 13-9. PIXBLT XY,L Timing Example

#### Example 13-4. W=0, T=0, PP=0, No Plane Masking

The pixel processing *replace* operation has been selected, and transparency and plane masking are not enabled. According to Table 13-10, G=4. The total machine states required for this instruction are:

| PIXBLT time | = PIXBLT setup time | + | PIXBLT transfer time              |
|-------------|---------------------|---|-----------------------------------|
|             | = 9 + 4             | + | [5+(2+G)N]L + 5                   |
|             | = 13                | + | $(5 + 4 \times 14) \times 15 + 5$ |
|             | = 920 states        |   |                                   |

920 states are needed to read and write 810 pixels (at four bits per pixel) with transparency, plane masking, and pixel processing at their default values.

#### Example 13-5. W=0, T=0, PP=20, No Plane Masking

The pixel processing MAX operation has been selected, and transparency and plane masking are not enabled. According to Table 13-10, G=5. Thus, the timing equation becomes:

| PIXBLT time = | PIXBLT setup time | + | PIXBLT transfer time              |
|---------------|-------------------|---|-----------------------------------|
|               | = 9 + 4           | + | [5+(2+G)N]L + 5                   |
| -             | = 13              | + | $(5 + 7 \times 14) \times 15 + 5$ |
|               | 1564 states       |   |                                   |

1564 states are needed to write the MAX of the pixel values in the source array with those in the destination array for 810 pixels (at four bits per pixel). Transparency and plane masking are at their default values.

### Example 13-6. W=0, T=1, PP=5, Plane Masking

The pixel processing XNOR operation has been selected, and transparency and plane masking **are** enabled. According to Table 13-10, G=5. Alignment type C incurs a read-modify-write at the leading edge of each row. The extra read included in the RMW can be used by the plane masking or transparency hardware, so an alignment/graphics adjustment is necessary. The adjustment negates the effect of the extra read cycles in each row that are attributed to the graphics operations. For this example, the amount subtracted is 2 (the number of machine states for a read cycle) times L (the number of rows). The timing is now calculated as:

PIXBLT time = PIXBLT setup time+ PIXBLT transfer time - adjustment = 9 + 4 + [5+(2+G)N]L + 5 - 2L= 13 +  $(5+8\times14)\times15+5$  -  $(2\times15)$ = 1743 states

1743 states are needed to write the XNOR of the pixel values in the source array with those in the destination array for 810 pixels (at four bits per pixel) with both PMASK and T set.

### 13.4.4 The Effect of Interrupts on PIXBLT Instructions

The PIXBLT instruction may be interrupted on a destination word boundary during the transfer portion of the algorithm. It may also be interrupted at the end of any row in the array. The context of the PIXBLT is saved in reserved registers. The PBX bit is set in the copy of the ST register that is pushed to the stack. The worst case latency caused by an interrupt is 20 machine states for the interrupt to be recognized. The time for the context switch must be added to this; see Section 8.4.1, Interrupt Latency (page 8-5) for context switch timing.

# 13.5 PIXBLT Expand Instructions

**PIXBLT** expand instructions include:

- PIXBLT B,L
- PIXBLT B,XY

The total PIXBLT instruction timing is obtained by adding a setup time to a transfer time:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time

- The setup sequence executes an initialization sequence, performing any necessary setup operations and translations. (This includes XY-to-linear conversion and window preclipping.) The result of the setup includes the dimensions of the source array.
- The transfer sequence performs the actual data transfer from the source array to the destination array.

PIXBLT setup and transfer timings are in the following tables:

| Table |                                              | Page  |
|-------|----------------------------------------------|-------|
| 13-11 | PIXBLT Expand Setup Time 1                   | 13-26 |
| 13-12 | PIXBLT Expand Transfer Timing <sup>†</sup> 1 | 13-27 |

# 13.5.1 PIXBLT Setup Time

PIXBLT setup time is the overhead incurred by the PIXBLT instructions from performing initialization, XY conversions, and window operations.

Window operations are performed before the PIXBLT transfer begins. Window options that affect PIXBLT setup timing include:

- No window checking (W=0)
- A window clip that requires no change (array fits)
- A window clip that affects the starting pointer (*adjust start*)
- A window clip that affects the array transfer dimensions (dimension adjust)
- A window clip that affects both the starting and ending pointers (*adjust both*)
- A window *miss* that requests an interrupt
- A window hit

Table 13-11 shows the effect of these options on the PIXBLT setup time. Corner adjust operations have no effect on PIXBLT setup timing.

|             | Window Operation |               |                 |                  | Co             | rner Adj | ust |                |                |                |
|-------------|------------------|---------------|-----------------|------------------|----------------|----------|-----|----------------|----------------|----------------|
| Instruction | W=0              | Array<br>Fits | Start<br>Adjust | Dimens<br>Adjust | Adjust<br>Both | Miss     | Hit | PBH=1<br>PBV=0 | PBH=0<br>PBV=1 | PBH=1<br>PBV=1 |
| PIXBLT B,L  | 4                | N/A           | N/A             | N/A              | N/A            | N/A      | N/A | N/A            | N/A            | N/A            |
| PIXBLT B,XY | 6                | 9             | 17              | 12               | 21             | N/A      | N/A | N/A            | N/A            | N/A            |

Table 13-11. PIXBLT Expand Setup Time

For example, a PIXBLT B,XY with the preclipping option requiring an adjustment to the end corner of the array requires 12 states of setup time.

# 13.5.2 PIXBLT Transfer Timing

Table 13-12 shows transfer timing for PIXBLT expand instructions. Transfer timing is the time required (in addition to the setup time) to execute the actual data transfer to memory. Transfer timing is affected by several factors, including the number of rows in the adjusted array (L), the number of words affected per row (N), graphics operations (G), the four possible destination array alignments (A, B, C, and D), and the arrangement of words in source rows. These factors are described in the list that follows the table.

| Destination Alignment                               | Transfer Timing(3+2 R+G)L + 3                                      |  |  |  |
|-----------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| Short case                                          |                                                                    |  |  |  |
| Medium case<br>Alignment A or C<br>Alignment B or D | (3+2R+NG)L + 3<br>(5+2R+NG)L + 3                                   |  |  |  |
| Long case<br>Alignment A<br>Alignment D             | [(3+2 R+2GP)S + 2 V + NG]L+ 3<br>[(7+2 R+2GP)S + 2 + 2 V + NG]L+ 3 |  |  |  |

Table 13-12. PIXBLT Expand Transfer Timing<sup>†</sup>

<sup>†</sup> Subtract any alignment/graphics adjustment from these values **Key**:

L Number of rows in the array (below)

N Number of destination words per row (see page 13-27)

R Number of source words involved in set (see page 13-27)

S Number of 32-bit sets in long source rows (DX/32; see page 13-29)

- V Number of source words involved in reading source pixels at end of row after all the complete 32-bit sets have been transferred (see page 13-29)
- P Current pixel size
- G Value dependent on selected graphics operations (see Table 13-13)

# • Number of Rows in the Array (L)

The working dimensions (L rows  $\times N$  words) for the block transfer are determined by the original destination pointer (DADDR) and dimensions (DYDX) in conjunction with window preclipping. The symbol L is used to represent the number of rows in the clipped destination array.

### • Alignment of Leading and Trailing words in Rows

After clipping, the data transfer portion of the PIXBLT treats the array as a series of L rows of M. pixels. These R pixels are spread across N words in each row of the destination array. N and L affect the transfer timing. This alignment does not vary from row to row because DPTCH is constrained to be a multiple of 16 for binary PIXBLTs.

Figure 13-10 illustrates a single row of a destination array in memory. The PIXBLT algorithm resolves rows into three portions:

- 1) The leading edge at the beginning of the row
- 2) The center N-2 words of the row
- 3) The trailing edge at the end of the row





As Figure 13-10 shows, a row of N words includes one word each for the leading and trailing parts of the transfer and N-2 words for the center portion. PIXBLT expand instructions always transfer the center portion of the row as a series of 16 bit words, and are not affected by the alignment of the leading word. Thus, the alignment of the trailing words in the row characterize the alignment type for the row. Figure 13-11 illustrates the four possible alignments (A, B, C, and D) of a row in the destination array.



Figure 13-11. Pixel Block Row Alignments

### • Row Length (*N* Words per Row)

Row length is determined by a combination of the computed array pointer value in DADDR, the clipped DX dimension, and the pixel size stored in the PSIZE register. The data transfer algorithm breaks down into one of three cases, short, medium, or long, according to the number of words *N* in a row. These three cases include:

**Short case**. A row of source array pixels is contained in 16 bits or less and the expanded data involves only one word of the destination array per row (N=1). Alignment does not affect the short case.

**Medium case.** A row of source array pixels is contained in 32 bits or less but the expanded data involves more than one word of the destination array per row (N>1). In this case, the array alignment is determined by the alignments of the last word in the row. Thus, alignments A,C and B,D have equal transfer timings.

**Long case**. A row of source array pixels is contained in more than 32 bits. The expanded data involves multiple words in the destination array row. In this case, the array alignment is determined by the alignments of the last word in the row. Thus, alignments A and B and alignments C and D have equal transfer timings.

Note that the timings for the short and medium row lengths are not affected by the alignment of the first word on each row of the destination array. That is, the destination array row transfer can start with either a write or a readmodify-write. The long case is treated as a series of 32-pixel medium cases followed by a short case (if necessary) at the end of each row. Each 32-pixel set is expanded and written to the destination in a serial fashion, without optimizing for beginning and ending alignments. Thus, the timing for the long case becomes a product of the number of 32-pixel sets (S) and the timing for each set, plus the timing for expanding any remaining segment of the source array (less than or equal to 32 bits) that is left in the row. Note that the remaining segment of the source array may have an alignment type (B or C) that is different from the preceding 32-bit sets.

### • Arrangement of Source Rows

As discussed in the *Row Length* section, the number of bits in a row of the source array affects the time required to perform the PIXBLT transfer algorithm. The short and medium cases have explicit timings based on the number of words read from the source row, *R*. Note that the timings for the short and medium row lengths are not affected by the alignment of the last word on each row of the destination array. That is, the destination array row transfer can either end with a write or a read-modify-write.

The long case is treated as a series of 32-pixel segments followed by a partial segment if necessary at the end of each row. Each 32-pixel set is expanded and written to the destination in a serial fashion without optimizing for beginning and ending alignments. Thus, the timing for the long case becomes a product of the number of 32-pixel sets (S) and the timing for each set plus the timing for expanding any remaining segment of the source array (less than 32 bits) that is left in the row. Note that the remaining segment of the source array has an alignment type that is related to the alignment of the preceding 32-bit sets.

The PIXBLT does not attempt to optimize read operations from the source array; therefore, depending on the alignment of the source array, either two or three words may need to be read in order to obtain a 32-bit set of source pixels for expansion. This value, R, is the number of source words involved in a 32-bit set of source pixels and may be either two or three. The timings is affected by R as wells as the number of such complete 32-bit sets S in a source row.

The bits remaining after all of the complete 32-bit sets have been transferred using an abbreviated portion of the long case. Depending on the number of remaining bits and the alignment of the source array, either one, two, or three words may need to be read in order to obtain the remaining set of source pixels for expansion. This value, V, for the remaining bits is the number of source words involved while N is the number of destination words involved for this fragment.

# • Transfer Direction in X (PBH Bit)

These PIXBLT instructions proceed a single word of pixels at a time in the direction of increasing X and increasing Y. This corresponds to left-to-right and top-to-bottom for the default screen orientation. Setting the PBH and PBV bits has no effect.

# • Selected Graphics Operations (G)

Graphics operations such as plane masking, transparency, and pixel processing influence PIXBLT transfer timing because the destination pixels must be read before they are replaced. However, the effects of these operations are performed by different parts of the TMS34010 hardware. For instance, plane masking, transparency, and field insertion are all performed by the GSP memory controller hardware; any combination of these operations uses 2 machine states for each word written. Pixel processing, on the other hand, is performed by the TMS34010 CPU, and requires 2, 4, 5, or 6 states per word independent of other operations. *The minimum time for any graphics operation*, then, is **2** machine states (one memory cycle) using the replace operation with plane masking and transparency disabled. These values are shown in Table 13-13.

|                                                      | Pixel Processing Operation |                             |                           |      |  |  |
|------------------------------------------------------|----------------------------|-----------------------------|---------------------------|------|--|--|
| Graphics Operation                                   | Replace                    | Other<br>Booleans<br>or ADD | ADDS,SUB<br>MAX or<br>MIN | SUBS |  |  |
| No plane masking or<br>transparency                  | 2                          | 4                           | 5                         | 6    |  |  |
| Read-modify-write, plane<br>masking, or transparency | 4                          | 6                           | 7                         | 8    |  |  |

# Table 13-13. Timing Values per Word for Graphics Operations (G)

# • Alignment/Graphics Adjustment

An additional adjustment may be necessary when plane masking or transparency are enabled and the alignment type is B, C, or D. As the second line of Table 13-13 shows, if a particular word in a destination row has already been read as part of a read-modify-write operation, no **additional** states are required to perform plane masking or transparency for that word. Since the alignment types with misaligned edges (B, C, and D) already assume a RMW (read-modify-write) on their respective edges, the effect of plane masking or transparency can be ignored for these edges. That is, after you have calculated the timing using the proper value for the graphics operation, you can **subtract** 2 states (cases B and C) or 4 states (case D) per row from the row timings for the respective alignment cases. Case A requires no adjustment.

# 13.5.3 PIXBLT Timing Examples

**PIXBLT** timing is calculated by adding the **PIXBLT** setup value to the **PIXBLT** transfer value:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time - alignment adjustment

PIXBLT setup timings, transfer timings, and the effects of graphics operations are listed in the following tables:

#### Table

| Table | Faye                                                     |
|-------|----------------------------------------------------------|
| 13-11 | PIXBLT Expand Setup Time 13-26                           |
| 13-12 | PIXBLT Expand Transfer Timing <sup>†</sup> 13-27         |
| 13-13 | Timing Values per Word for Graphics Operations (G) 13-30 |

The following three examples illustrate timing for a **PIXBLT B,XY** with these initial implied operand values:

| SADDR            | =    | >0003E2E8   | (linear address)         |
|------------------|------|-------------|--------------------------|
| SPTCH            | =    | >00AD0      | (X extent = 2768 pixels) |
| DADDR            | =    | >0032010B   | (X=267, Y= 50)           |
| DPTCH            | =    | >800        | (X extent = 512 pixels)  |
| OFFSET           | =    | >00040000   |                          |
| WSTART           | =    | >000000000  | (ignored)                |
| WEND             | =    | >01000100   | (ignored)                |
| DYDX             |      | >000A000A   | (DX=10, DY=10)           |
| PSIZE            | =    | >8          |                          |
| CONVSP           | ==   | > x x x     | (ignored)                |
| CONVDP           | =    | >14         |                          |
| PMASK            | =    | >0000       |                          |
| W=0,T=0          | ),PF | <b>v</b> =0 |                          |
| P <b>B</b> H=1,P | ΒV   | =1          | (ignored)                |

This PIXBLT B,XY examples expand a 10-by-10 font (L=10) into eight bits per pixel with color. The setup and transfer timings for these examples are the same, except each uses a different graphics operation. Figure 13-12 illustrates the destination array and window used in these examples. The shaded portion is the destination array.

Dana

- **Setup Time:** Windowing is not enabled for this example. PBH and PBV are ignored. As Table 13-11 shows, the setup time for a PIXBLT XY,L with these options is 6 machine states.
- **Transfer Time:** The source is part of a packed font. The source array starts in the middle of a word and extends into the next word, so two words are read for each row of the font (R=2). The Y dimension is 10 (L=10). Neither the leading nor the trailing edges are word aligned, so the alignment type is D. The X dimension is 10 pixels wide, but with alignment type D, an extra word is involved for both the leading and trailing pixels; the pixel size is eight, so 12 divided by 2 (two pixels per word) produces N=6. Since the width is less than 32 pixels (10), but more than one word of the destination is affected, this example is a medium case. As Table 13-12 shows, the transfer timing is (5+2R+2GN)L + 3.



Figure 13-12. PIXBLT B,XY Timing Example

# Example 13-7. W=0, T=0, PP=0, No Plane Masking

The pixel processing *replace* operation has been selected, and transparency and plane masking are not enabled. According to Table 13-13, G=2. The total machine states required for this instruction are:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time = 6 + (5+2R+NG)L + 3= 6 +  $(5+2\times2+6\times2)\times10+3$ = 219 states

219 states are needed to read, expand, and write 100 pixels (at eight bits per pixel) with transparency, plane masking, and pixel processing are at their default values.

# Example 13-8. W=0, T=0, PP=20, No Plane Masking

The pixel processing MAX operation has been selected, and transparency and plane masking are not enabled. According to Table 13-13, G=5. Thus, the timing equation becomes:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time = 6 + (5+2R+NG)L + 3= 6 +  $(5+2\times2+6\times5)\times10+3$ = 399 states

399 states are needed to read, expand, and write 100 pixels (at eight bits per pixel) using the MAX operator with transparency and plane masking at their default values.

### Example 13-9. W=0, T=1, PP=5, Plane Masking Enabled

The pixel processing XNOR operation has been selected, and transparency and plane masking **are** enabled. According to Table 13-13, **G=6**. Alignment type D incurs a read-modify-write at the leading and trailing edges of each row. The extra read included in the RMW can be used by the plane masking or transparency hardware, so an alignment/graphics adjustment is necessary. The adjustment negates the effect of the extra read cycles in each row that are attributed to the graphics operations. For this example, the amount subtracted is 4 (the number of machine states for a read cycle times 2) times L (the number of rows). The timing is now calculated as:

PIXBLT time = PIXBLT setup time + PIXBLT transfer time - adjustment = 6 + (5+2R+NG)L + 3 - 4 L = 6 + (5+2x2+6x6)x10+3 - (4x10)= 419 states

419 states are needed to read, expand, and write 100 pixels (at eight bits per pixel) using the XNOR operator with transparency and plane masking active.

# 13.5.4 The Effect of Interrupts

The PIXBLT instruction may be interrupted on a destination word boundary during the transfer portion of the algorithm. It may also be interrupted at the end of any row in the array. The context of the PIXBLT is saved in reserved registers. The PBX bit is set in the copy of the ST register that is pushed to the stack. The worst case latency caused by an interrupt is 20 machine states for the interrupt to be recognized. The time for the context switch must be added to this; see Section 8.4.1, Interrupt Latency (page 8-5) for context switch timings.

# 13.6 The LINE Instruction

The total LINE instruction timing is obtained by adding a setup time to a transfer time:

LINE time = LINE setup time + LINE transfer time

- The setup sequence executes an initialization sequence, performing any necessary setup operations and translations.
- The **transfer sequence** performs the actual data transfer from the source array to the destination array.

# 13.6.1 LINE Setup Time

LINE setup time is the overhead incurred from initiating the LINE instruction. *It is always 4 machine states.* 

### 13.6.2 LINE Transfer Timing

Table 13-14 shows LINE transfer timing. LINE transfer timing may be influenced by window and pixel processing operations; their affects are discussed in the list that follows Table 13-14.

|             | Window Option |                   |                           |                 |  |  |
|-------------|---------------|-------------------|---------------------------|-----------------|--|--|
| Instruction | W=0 (Off)     | W=1<br>Window Hit | W=2, Interrupt<br>On Clip | W=3<br>Clipping |  |  |
| LINE 0      | (3+P)E        | (3+P)E + 5Q       | (3+ P)E <sup>†</sup>      | 5 <i>Q</i> + 5  |  |  |
| LINE 1      | (3+P)E        | (3+P)E + 5Q       | (3+ P)E†                  | 5Q + 5          |  |  |

† Add 5 for a window violation

Key:

*E* Number of pixels written

Q Number of pixels calculated, but not written

P Selected pixel processing operation

# Window Checking

Although window operations affect the setup time of most instructions, they are performed *during transfer execution* of the LINE instruction, affecting it on a per-pixel basis. Window operations that affect the LINE instruction include:

- No window checking
- Window clip: V flag set, LINE aborted on first write outside window
- Window hit: WVP flag set, V flag cleared, abort LINE on first write inside window

# • Pixel Processing Operations

Pixel processing operations influence the LINE transfer timing. (The effects of other graphics operations, such as plane masking and transparency, are already included.) Pixel processing consumes 2, 3, 4, or 5 machine states per pixel, depending on the operation selected. Table 13-15 shows the effects of pixel processing on LINE timing.

| Table 13-15. | Per-Word | Timina                                | Values   | for | Pixel | Processing | (P)   |
|--------------|----------|---------------------------------------|----------|-----|-------|------------|-------|
|              |          | i i i i i i i i i i i i i i i i i i i | v uru oo |     |       | 1100000    | · · / |

| Replace | Other<br>Booleans<br>or ADD | ADDS,SUBS<br>MAX or MIN | SUBS |
|---------|-----------------------------|-------------------------|------|
| 2       | 4                           | 5                       | 6    |

# 13.6.3 LINE Timing Example

This example illustrates timing for a **LINE 0**, drawing a line from (3,52) to (19,55). Assume the following registers have been loaded with these values:

| BO  | >FFFF FFF1        | Decision variable $d = 2b - a = -15$ |
|-----|-------------------|--------------------------------------|
| B2  | = >0052 0003      | DADDR                                |
| B3  | = >0000 0800      | DPTCH (CONVDP=13)                    |
| B4  | = >0000 0100      | OFFSET                               |
| B5  | = >0030 0003      | WSTART                               |
| B6  | = >0055 0025      | WEND                                 |
| B7  | = >0003 0016      | b:a; b=3 and a=22                    |
| B9  | = >4444 4444      | COLOR1 (color of the line)           |
| B10 | = >0000 0017      | COUNT (a+1)                          |
| B11 | = >0001 0001      | Diagonal increment (+1,+1)           |
| B12 | = >0000 0001      | Nondiagonal increment (0,+1)         |
| B13 | = >FFFF FFFF      | PATTRN (all 1s)                      |
| W=3 | , T=0, PP=0, No j | olane masking                        |
|     |                   | _                                    |



Figure 13-13. LINE Timing Example

- Setup Time: The setup time for a LINE instruction is always 4 machine states.
- **Transfer Time:** Windowing is on for this LINE 0 instruction; as Table 13-14 shows, the transfer timing is (3+P)E + 5Q. The pixel processing *replace* operation has been selected; according to Table 13-15, **P=2**. Register B10 indicates the number of pixels that will be drawn (E=23). Since the line fits within the window, all pixels calculated are drawn; thus, Q=0.

The total machine states required for this instruction are:

| LINE time | = LINE setup time | + | LINE transfer time    |
|-----------|-------------------|---|-----------------------|
|           | = 4               |   | (3+P)E + 5Q           |
|           | = 4               | + | $(3+2) \times 23 + 0$ |
|           | = 119 states      |   |                       |

119 states are needed to draw these 23 pixels.

# 13.6.4 Effects of Interrupts on LINE Timing

The LINE instruction may be interrupted on any pixel boundary during the transfer portion of the algorithm. The context of the LINE is saved in reserved registers; the PC is decremented before it is pushed on the stack, so that execution returns to the LINE opcode. This operation takes 20 machine states for the interrupt to be recognized. The time for the context switch must be added; see the TRAP instruction for context switch timing.

#### A. TMS34010 Data Sheet

The *TMS34010 Data Sheet* (literature number SPPS011A) will be available in February, 1987. If you would like to obtain a *TMS34010 Data Sheet*, contact your local Texas Instruments Field Sales representative.

This page intentionally left blank.

#### **B.** Emulation Guidelines for Prototyping

The TMS34010 XDS<sup>1</sup> (Extended Development Support) emulator is a selfcontained system that provides full-speed, in-circuit emulation of the TMS34010. The *TMS34010 XDS/22 Emulator User's Guide* provides detailed information about XDS operation and use. This appendix provides guidelines for using the TMS34010 in a prototyping environment.

#### Section

Page

- B.1 Synchronizing a Host Processor with the TMS34010 ...... B-2
- B.2 Proper Grounding of XDS Target Cable Assembly ...... B-3

<sup>1</sup> XDS is a registered trademark of Texas Instruments Incorporated. All rights reserved.

#### B.1 Synchronizing a Host Processor with the TMS34010

The following guidelines will help you integrate a TMS34010 XDS emulator into a system that contains a host processor and a GSP. The prototype target system may or may not contain an emulator for the host processor:

- In a prototype system that contains an actual host processor instead of an emulator for the host processor, the host may have to avoid initiating accesses of the GSP's host interface registers while the GSP emulator is halted on a breakpoint condition.
- If emulators are present for both the host processor and GSP, the two emulators may need to be synchronized to each other to permit a breakpoint in one emulator to halt both emulators. Without this capability, debugging software that performs communication between the host and GSP may be difficult.

If the TMS34010 emulator halts on a breakpoint and the host attempts to access the GSP's host interface, the XDS will prevent the access by intercepting the chip-select signal to the emulator (so that  $\overline{\text{HCS}}$  remains inactive high) and by transmitting a not-ready signal (HRDY low) to the host. This forces the host to wait (by extending the access cycle) until the TMS34010 emulator begins running again. Host processors that cannot tolerate lengthy waits caused by not-ready signals should not attempt to access the GSP's host interface registers while the emulator is halted. For instance, if the host bus must be available to perform DRAM-refresh cycles at regular intervals, a long access (extended by a not-ready signal from the GSP) could delay refreshing for so long that data in memory becomes corrupted.

While the TMS34010 emulator is halted, host accesses of GSP registers must be prevented in order for the GSP to maintain a valid internal state while halted. When the TMS34010 emulator encounters a breakpoint, it stops execution and dumps an image of its internal registers to a buffer memory in the XDS. This image can be inspected and altered. When the emulator enters run mode again, the internal register image is loaded back into the GSP internal registers, and execution continues. During the time the TMS34010 emulator is halted, the host is not allowed to modify the state of the internal registers because this would invalidate the register image.

Consider a prototype system that contains an actual host processor and a TMS34010 emulator. The host system can monitor the HLDA/EMUA signal from the XDS to determine when the TMS34010 emulator halts on a breakpoint. To allow this, the HLDA/EMUA signal should be connected to one of the host processor's interrupt request inputs. An active low HLDA/EMUA signal will interrupt the host. Once interrupted, the host must not attempt to access the GSP's host interface registers until HLDA/EMUA goes inactive high again. One method of ensuring this is for the host's interrupt routine to repeatedly poll the HLDA/EMUA signal until it goes high.

If a host access of a GSP register is in progress when a GSP breakpoint occurs, the XDS will allow the access to complete before driving HLDA/EMUA active low. The XDS will allow the access in progress to complete normally; the HRDY signal to the host from the TMS34010 emulator will not be forced low by the XDS. In a prototype system that contains a host processor emulator and TMS34010 emulator, the two emulators may need to be synchronized to permit simultaneous breakpointing. This may be necessary, for example, when software running on the host signals to software on the GSP to begin a graphics operation. When the host emulator reaches a breakpoint immediately following the point at which it signals the GSP, the GSP should also breakpoint. Otherwise, you may have difficulty observing the operation performed by the GSP in response to the signal from the host.

Similarly, a breakpoint condition that causes the TMS34010 emulator to halt should also halt the host emulator. Assume, for example, that a portion of GSP software is being debugged that signals the host-resident software to perform an operation. If the TMS34010 emulator halts on a breakpoint just following its signal to the host, the host emulator should also halt. Otherwise, you may have difficulty observing the operation performed by the host in response to the signal from the GSP.

Two pins on the XDS/22 target system connector facilitate synchronization of the host and TMS34010 emulators:

- The RUN/EMU input is pulled low to halt the TMS34010 emulator. RUN/EMU can be controlled by the host emulator so that when it halts on a breakpoint, the TMS34010 emulator is also halted.
- The HLDA/EMUA output goes low when the GSP emulator halts on a breakpoint condition. This signal can be connected to the host emulator, causing it to halt as well.

#### **B.2** Proper Grounding of XDS Target Cable Assembly

To ensure that a low impedance path exists between the ground of the TMS34010 emulator and the ground of the target system prototype, the XDS target cable assembly should be connected to the target ground as shown in Figure B-1. In the figure, the two female berg connectors emanating from the cable assembly are connected to male berg connectors on the target PWB that are well grounded. The wires from the cable assembly to the female berg connectors are short (approximately 1 inch) in order to reduce the inductances separating the ground of the TMS34010 emulator from the target ground.





Figure B-1. Grounding the XDS Target Cable Assembly

#### C. Software Compatibility with Future GSPs

Software written for the TMS34010 should run without modification on future versions of the GSP as long as a few simple guidelines are followed.

- The next version of the GSP will have a 32-bit data bus to external memory, which is twice the size of the TMS34010's data bus. To accommodate the change in bus width, certain internal register values will be expanded from 16 to 32 bits:
  - The COLOR0 and COLOR1 values in registers B8 and B9 will be valid throughout all 32 bits of each register, rather than just the 16 LSBs.
  - The PMASK register will be expanded from 16 to 32 bits, and will occupy memory addresses >C000 0160 to >C000 017F.
- Upward compatibility with these modifications will be ensured by treating the COLOR0, COLOR1, and PMASK values as 32 bits, although the TMS34010 will ignore the 16 MSBs of these values. Specifically, the value in the 16 LSBs of COLOR0 or COLOR1 that is required for the TMS34010 should be copied into the 16 MSBs as well.
- The 16-bit PMASK value that is required for the TMS34010 should be copied not only in addresses >C000 0160 to >C000 016F, but also in addresses >C000 0170 to >C000 017F. Note that writing to addresses >C000 0170 to >C000 017F in the TMS34010 will have no effect, and that reading these locations will return all 0s.
- Certain reserved bits in the TMS34010's I/O registers and status register may be assigned functions in future GSPs. To maintain upward compatibility, software written for the TMS34010 should maintain 0s in reserved register bits.
- If the CONVSP register is used for an instruction, the value in the SPTCH (B1) register should also be valid. That is, SPTCH and CONVSP should be set up to support the same source pitch value. Similarly, if the CONVDP register is used for an instruction, the value in the DPTCH (B3) register should also be valid. These steps will ensure software compatibility with future GSPs that may ignore the contents of CONVSP and CONVDP locations, and instead obtain all source and destination pitch information from the SPTCH and DPTCH registers alone.
- When the LINE instruction is used, register B13 should contain all 1s. This ensures that software using the LINE instruction is compatible with future versions of the GSP in which B13 will contain a line pattern consisting of 1s and 0s that are expanded to COLOR1 and COLOR0, respectively, as the line is drawn.
- All horizontal and vertical timing initialization should be performed by one routine; the HESYNC, HEBLNK, HSBLNK, HTOTAL, VESYNC, VEBLNK, VSBLNK, and VTOTAL may be assigned new addresses in future GSPs.

This page intentionally left blank.

#### D. Glossary

aliasing: A stairstep effect on a raster display of a line or arc segment.

**antialiasing:** A method for reducing the severity of aliasing effects seen in lines and edges drawn on a bit-mapped display device. This method adjusts the intensity of a pixel used to represent a portion of a line or edge according to the pixel's distance from the line or edge. Antialiasing reauires that the display device be capable of producing one or more intermediate intensity levels between bright and off.

**asynchronous communications:** A method of transmitting data in which the timing of character placement of connecting transmitting lines is not critical. The transmitted characters are preceded by a start and followed by a stop bit, thus permitting the interval between characters to vary.

**aspect ratio:** The ratio of width to height. For the rectangular picture transmitted by a television station, the aspect ratio is 4:3.

**back porch**: The portion of a horizontal blanking pulse that follows the trailing edge of the horizontal synchronizing pulse.

background illumination: The average brightness of a screen.

**bandwidth:** The number of bits per second that can be transferred by a device.

**binary array:** Alternate name for a two-dimensional bit map in which each pixel is represented as single bit.

**BitBlt:** Bit aligned block transfer. Transfer of a rectangular array of pixel information from one location in a bitmap to another with potential of applying 1 of 16 boolean operators during the transfer.

**bit map:** 1. The digital representation of an image in which bits are mapped to pixels. 2. A block of memory used to hold raster images in a device-specific format.

bit plane: Hardware used as a storage medium for a bit map.

**black level:** The amplitude of the composite signal at which the beam of the picture tube is extinguished (becomes black) to blank retrace of the beam. This level is established at 75% of the signal amplitude.

**blanking signal:** Pulses used to extinguish the scanning beam during horizontal and vertical retrace periods.

**breakpoint:** A place in a routine specified by an instruction, instruction digit, or other condition, where the routine may be interrupted by external intervention or by a monitor routine.

**clipping:** Removing parts of display elements that lie outside a given boundary, usually a window or a viewport.

**composite video:** The color-picture signal plus all blanking and synchronizing signals. The signal includes luminance and chrominance signals, vertical- and horizontal-sync pulses, vertical- and horizontal-sync pulses, vertical-and horizontal-blanking pulses, and the color-burst signal.

**DAC:** Digital-to-analog converter. A device that converts a digital input code to an analog output voltage or current. The analog output level represents the value of the digital input code.

**direct access:** Pertaining to the process of obtaining data from, or placing data into, storage where the time required for such access is independent of the location of the data most recently obtained or placed in storage.

**display area:** The rectangular part of the physical display screen in which information coded in conformance with a video encoding standard is visibly displayed. The display area does not include the border area.

**display element:** A basic graphic element that can be used to construct a display image.

**display memory:** The area of memory which is used to hold the graphics image output to the video monitor.

**display pitch:** The difference in memory addresses between two pixels that appear in vertically adjacent positions (one directly above the other) on the screen.

display unit: A device which provides a visual representation of data.

dot clock: The dot clock cycles the rate at which video data is output to a CRT monitor.

**DRAM refresh:** The operation of maintaing data stored in dynamic RAMs. Data are stored in dynamic RAms as electrical charges across a grid of capacitive cells. The charge stored in a cell will leak off over time.

**execution unit:** The portion of a central processing unit that actually executes the data operations specified by program instructions.

**field:** 1. A group of contiguous bits in a register or memory dedicated to a particular function or representing a single entity. 2. A software-configurable data type in the TMS34010 whose length can be programmed to be any value in the range 1 to 32 bits.

**fill:** Solid coloring or shading of a display surface, often achieved as a pattern of horizontal segments.

frame: 1. The time required to refresh an entire screen. 2. The screen image output during a single vertical sweep.

**frame buffer:** A portion of memory used to buffer rasterized data to be output to a CRT display monitor. The contents of the frame buffer are often referred to as the bit map of the display and contain the logical pixels corresponding to the points on the monitor screen.

front porch: The portion of a horizontal blanking pulse that precedes the leading edge of the horizontal sync pulse.

**GKS:** Graphical Kernel System. An application programmer's standard interface to a graphics display.

glue logic: The small- and medium-scale-integrated devices necessary to complete the interface between two or more large or very-large-scale integrated devices.

gray scale: A scale of light intensities from black to white.

**GSP:** Graphics System Processor. A single-chip device embodying all the processing power and control capabilities necessary to manage a high-performance bit-mapped graphics system. The TMS34010 is the first such device.

**high-impedance**: The third state of a three-state output driver, in which the output is driven neither high or low but behaves as an open connection.

**hold signal:** A signal from a device capable of controlling a processor bus (for example, a processor or a DMA controller) which the device sends to a bus arbiter to request control of the bus. Typically, the arbiter signals the granting of the request by sending a hold-acknowledgement signal to the requesting device.

**hold time:** The minimum amount of time that valid data must be present at an input after the device is clocked to ensure proper data acceptance.

**horizontal blanking interval**: The time during which the display is blanked to cover the horizontal retracing of the electron beam.

**horizontal sync:** The synchronization signal that enables horizontal retrace of the electron beam of a CRT display.

icon: A graphic symbol representing a menu item.

interlaced scanning: A system of TV-picture scanning. Odd-numbered scanning lines, which make up an odd field, are interlaced with the evennumbered lines of an even field. The two interlaced fields constitute one frame. In effect, the number of transmitted pictures is doubled, thus reducing flicker.

interlaced scanning: A system of TV-picture scanning. Odd-numbered scanning lines, which make up an odd field, are interlaced with the evennumbered lines of an even field. The two interlaced fields constitute one frame. In effect, the number of transmitted pictures is doubled, thus reducing flicker.

**lookup table:** A table used during scan conversion of the digital image that converts color-map addresses into the actual color values displayed.

**LRU:** Least-recently-used cache-replacement algorithm. When a cache miss occurs, a cache-replacement algorithm selects which cache segment will be overwritten, based on the likelihood that the data in the discarded segment will not be needed again for some time. The LRU algorithm selects the segment which was used least recently.

mask: A pattern of characters that is used to control the retention or elimination of portions of another pattern of characters.

memory map: A map of memory space partitioned into functional blocks.

**monotonicity:** The quality of proceeding in a uniform manner. For example, the analog level output from a DAC should increase with each increase in the value of the digital input code.

**multiplexing:** Refers to a process of transmitting more than one set of signals at a time over a single wire or communications link.

NABTS: North American Broadcast Teletext Specification

**NAPLPS:** Abbreviation for the North American Presentation Level Protocol Syntax, which is a proposed standard for Videotex services.

nonmaskable interrupt: An interrupt request that cannot be disabled.

**NMI:** Nonmaskable interrupt. The NMI is an interrupt that is permanently enabled; it cannot be disabled.

**NTSC:** Abbreviation for the National Television System Committee, a group representing a wide range of interests in the television broadcast and video industry. The NTSC is instrumental in developing standards.

**operand:** That which is operated upon. An operand is usually identified by an address part of an instruction.

origin: The zero intersection of X and Y axes from which all points are calculated.

overlay: The plane of a graphics display that can be superimposed on another plane.

**pack:** To compress data in a storage medium by eliminating redundant information in such a way that the original data can later be recovered.

**palette:** A digital lookup table used in a computer graphics display for translating data from the bit map into the pixel values to be shown on the display.

**pan:** Apparent horizontal or vertical movement of a computer graphics screen (or window) over an image contained in a frame buffer that is too large to be completely displayed in a single static picture.

**phase:** The time interval for each clock period in a system is divided into two phases. One phase corresponds to the time the clock signal is high, and the other phase corresponds to the time the clock signal is low.

PHIGS: The programmer's Hierarchical Interactive Graphics Standard

**pipelining:** A design technique for reducing the effective propagation delay per operation by partitioning the operation into a series of stages, each of which performs a portion of the operation. A series of data is typically clocked through the pipeline in sequential fashion, advancing one stage per clock period.

**pitch:** The difference in starting addresses of two adjacent rows of pixels in a two-dimensional pixel array.

**pixel:** Picture element. 1. The smallest controllable point of light on a CRT display screen. 2. In a bit-mapped display, the logical data structure that

contains the attributes to be shown at the corresponding physical pixel position on the CRT display screen.

**pixel processing operation**: A specified Boolean or arithemetic operation used to combine two pixel values (source and destination).

**PixBIt:** (Abbreviation of Pixel Block transfer) Operations on arrays of pixels in which each pixel is represented by one or more bits. PixBlt operations are a superset of BitBlt operations, and include not only the commonly-used boolean functions, but also integer arithmetic and other multi-bit operations.

**plane:** (Also bit plane or color plane.) A plane is a bit-map layer in a display device with multiple bits per pixel. If the pixel size is n bits, and the bits in each pixel are numbered 0 to n-1, plane 0 is made up of bits numbered 0 from all the pixels, and the plane n-1 is made up of bits numbered n-1 from all the pixels. A layered graphics display allows planes or groups of planes to be manipulated independently of the other planes.

**primary colors**: A set of three colors from which all other colors may be regarded as derived; hence, any of a set of visual stimuli from which all colors may be produced by mixture. Each primary color must be different from the others, and a combination of two primaries must be capable of producing a third. In color television, the three primary colors are red, green and blue.

**propagation delay:** The time required for a change in logic level at an input to a circuit to be translated into a resulting change at an output.

**protocol:** A set of rules, formats, and procedures governing the exchange of information between peer processes at the same level.

**pulse width:** Pulse width, T<sub>w</sub>. The time interval between specified reference points on the leading and trailing edges of the pulse waveform.

**Random Access Memory (RAM):** A memory from which all information can be obtained at the output with approximately the same time delay by choosing an address randomly and without first searching through a vast amount of irrelevant data.

**raster:** A rectangular grid of picture elements whose intensity levels are manipulated to represent images. In a bit-mapped display, the bits within a portion of the memory referred to as the frame buffer are mapped to the raster pattern of a CRT monitor.

**raster display:** A CRT display generated by an electron beam that illuminates the CRT by sweeping the beam horizontally across the phosphor surface in a predetermined pattern, providing substantially uniform coverage of the display area.

**raster graphics:** Computer graphics in which a display image is composed of an array of pixels arranged in rows and columns.

**Raster-Op:** The arithmetic or logical combination operation that takes place during the transfer of pixel arrays from one location to another.

**raster scan**: The grid pattern traced by the electron beam on the face of the CRT in a television or similar raster-scan display device.

**ready signal:** A signal from a memory or a memory-mapped peripheral that informs the processor when it is ready to complete a memory cycle. Slower memories or memory-mapped peripherals must extend the length of the memory cycle by negating the ready signal (in other words, by sending the processor a "not ready" signal until such time as the cycle can be completed.

**resolution:** The number of visible distinguishable units in the device coordinate space.

**refresh:** Method which restores charge on capacitance which deteriorates because of leakage.

reset: To restore to normal action.

**resolution:** The number of visible distinguishable units in the device coordinate space.

**retrace:** The line traced by the scanning beam or beams of a picture tube as it travels from the end of one horizontal line or field to the beginning of the next line or field.

**RGB monitor:** Red-Green-Blue Monitor. An RGB monitor is a CRT monitor capable of displaying colors and having separate inputs for the three signals used to drive the red, green and blue guns of the CRT.

relative coordinates: Location of a point relative to another data point.

**rotate:** To transform a display or display item by revolving it around a specified axis or center point.

**scale:** A size change made by multiplying or dividing the coordinate dimensions by a constant value.

scale factor: The value by which you divide or multiply the display dimensions in a scaling operation.

**scaling:** Enlarging or reducing all or part of a display image by multiplying the coordinates of display elements by a constant value.

scan line: A horizontal line traced across a CRT by the electron beam in a television or similar raster-scan device.

screen refresh: The operation of dumping the contents of the frame buffer to a CRT monitor in synchronization with the movemnt of the electron beam.

scrolling: Moving text strings or graphics vertically or horizontally.

segment: A collection of display elements that can be manipulated as a unit.

sequencing: Control method used to cause a set of steps to occur in a particular order.

**setup time:** The minimum amount of time that valid data must be present at an input before the device is clocked to ensure proper data acceptance.

**shift register transfer:** A transfer between the RAM storage and internal shift register in a video RAM.

**sprite:** A graphic object of a specified pattern appearing on its plane in a position determined by a single coordinate pair, specifying the sprite's location on the screen in the horizontal and vertical axis.

**stairstepping:** A visual effect seen in bit-mapped display devices which produce images by brightening or dimming individual picture elements (or pixels) contained in a two-dimensional grid of such elements. Stairstepping (also called aliasing) is the rough or jagged appearance of lines and edges which are not perfectly horizontal or vertical, resulting from transitions of the line or edge from one row or column of elements to another.

**superimposed:** Refers to the process that moves data from one location to another, superimposing bits or characters on the contents of specified locations.

**tap point:** The column address provided to a VRAM during a memory-toshift-register cycle. The column address specifies the point at which the shift reigster is to be "tapped;" in other words, which cell of the shift register is to be connected to the serial output of the VRAM.

trace: A line of the graphics display.

**transformation:** Geometric alteration of a graphics display, such as scaling, translation, or rotation.

**transparency:** When a pixel with the attribute of transparency is written to the screen, it is effectively invisible, and does not alter that portion of the screen it is written to. For example, in a pixel array containing the pattern for the letter *A*, all pixels surrounding the *A* pattern could be given a special value indicating that they are transparent. When the array is written to the screen, the *A* pattern, but not the pixels in the rectangle containing it, would be invisible.

**VDI:** Virtual Device Interface. The standard interface between the device-independent and the device-dependent levels of a graphics system.

**VDM:** Virtual Device Metafile. A standard mechanism for retaining and and transporting graphics data and control information at the level of the Virtual Device Interface.

**vertical blanking interval:** The time during which the display is blanked to cover the vertical retracing of the electron beam.

**vertical blanking pulse:** A positive or negative pulse developed during vertical retrace and appearing at the end of each field. It is used to blank out scanning lines during the vertical retrace interval.

**vertical sync:** The synchronization signal that enables vertical retrace of the electron beam of a CRT display.

video display processor: A microprocessor device dedicated to the tasks of display memory management (storage, retrieval, and refresh) and generation of all required video, control, and synchronization signals required by a TV display or CRT monitor.

video overlay: The mixing of one video signal with another such that parts of the image carried by the first signal replace the corresponding parts of the image carried by the second signal.

video RAM, VRAM: Video Random-Access Memory. A dual-ported memory device for computer graphics applications, containing two interfaces; one interface to allow a processor to read or write data from an internal memory array; a second interface to provide a serial stream of screen refresh data to a CRT display device.

**viewport:** The specified window on the display surface that marks the limits of a display.

virtual coordinate system: A coordinate system created by mapping a portion of the world coordinate system to the space available on your device.

virtual space: Space referenced with the coordinates defined by the application.

wait state: A clock period inserted into a memory cycle in order to permit accesses of slower memories and slower memory-mapped peripherals.

window: A specified rectangular area of a virtual space shown on the display.

window clipping: Allowing text and graphics drawing to occur only within a specified rectangular window on the screen.

wire frame: A three-dimensional image displayed as a series of line segments outlining its surface.

**zoom:** To scale a display or display item so it is mangified or reduced on the screen.

1

# Index

#### Α

ABS Store Absolute Value 12-23 absolute branch 5-22 ADD Add Registers 12-24 add with saturation 7-16 ADDC Add Register with Carry 12-25 ADDI Add Immediate 16 bits 12-26 12-27 32 bits ADDK Add Constant (5 Bits) 12 - 28addressing 3-2-3-3 ADDXY Add Registers in XY Mode 12-29 A-file registers 5-2 7-24 airbrush effect ALU 1-7 AND AND Registers 12-30 AND AND Immediate (32 Bits) 12-31 ANDN AND Register with Complement 12-32 ANDNI AND Not Immediate (32 Bits) 12-33 7-23 antialiasing applications 1-4 array pitch 4-15

#### В

background color register 5-17 bank selection 11-25 barrel shifter 1-7 B-file registers 5-3, 5-5-5-19 BLANK 2-9, 9-2 blanking 2-9, 6-26, 6-28, 6-48, 6-50 block diagram 1-6 Boolean operations 7-17 Boolean pixel processing 6-11 Bresenham line algorithm 7-2, 7-10 BTST Test Register Bit constant 12-34 12-35 register bulk initialization of VRAMs 9-19, 9-27 bus request priorities 11-4 bus request signal 2-10 byte addressing 10-21 byte alignment 12-9 byte moves 12-9 bytes 4-1 B0 (SADDR) 5-7 B1 (SPTCH) 5-8 B10 (COUNT) 5-19 B11 (INC1) 5 - 19B12 (INC2) 5-19 B13 (PATTRN) 5-19 B13 (TEMP) 5-19 B2 (DADDR) 5-9 B3 (DPTCH) 5 - 11B4 (OFFSET) 5-12 B5 (WSTART) 5-13 5-14 B6 (WEND) B7 (DYDX) 5-15 B8 (COLORO) 5-17 B9 (COLOR1) 5-18

### С

C bit 5-21 cache disable 6-12 cache hit 5-25 cache miss 5-25 cache replacement algorithm 5-24 CALL Call Subroutine Indirect 12 - 36CALLA Call Subroutine Absolute 12 - 37CALLR Call Subroutine Relative 12-38 Cartesian coordinates 4-15 CAS 2-7, 11-2 CD bit 5-26, 6-9, 6-12 CF bit 5-26, 6-31, 6-32 chip select pin 2-5 clock timing logic 1-7 CLR Clear Register 12-39 CLRC Clear Carry 12-40 CMP Compare Registers 12-41 CMPI Compare Immediate 16 bits 12-42 32 bits 12-43 CMPXY Compare X and Y Halves of Registers 12-44 Cohen-Sutherland algorithm 7-30 color planes 7-12 color-expand operation 7-5 COLOR0 register 5-17 COLOR1 register 5-18 column address strobe 2-7 compare point to window 7-3 constant-to-register moves 12-8 CONTROL 6-9 CONTROL register 6-9 CONVDP 7-4 CONVDP register 4-12, 6-13 conversion factor 6-13, 6-14 CONVSP 7-4 CONVSP register 4-12, 6-14 COUNT register 5-19 CPW Compare Point to Window 12-45 CVXYL Convert XY Address to Linear Address 12-47

### D

DADDR register 5-9 data enable pin 2-7 data paths 1-7, 5-28 data select pins 2-5 data structures bytes 4-1 fields 4-1, 4-2-4-5 pixel arrays 4-1 pixels 4-1, 4-6-4-10 DDOUT 2-7, 11-2 DEC Decrement Register 12-49 DEN 2-7, 11-2 destination address register 5-9 destination conversion factor 6-13 destination pitch register 5-11 development tools list 1-3 DIE bit 6-39 DINT Disable Interrupts 12-50 DIP bit 6-40 display interrupt 8-4, 9-14 display memory 9-19 display pitch 4-10, 5-8, 5-11, 6-13, 6-14, 9-19 DIVS Divide Registers Signed 12-51 DIVU Divide Registers Unsigned 12-53 dot rate 9-15 DPTCH register 5-11, 6-13 DPYADR register 6-15 DPYCTL register 6-17 DPYINT register 6-22 DPYSTRT register 6-23 DPYTAP register 6-24 DRAM 6-9, 11-5 refresh cycles 6-9 refresh interval 6-45 refresh rate 6-9 DRAM refresh 11-11, 11-12, 11-25 DRAV Draw and Advance 12-55 draw and advance 7-10 DSJ Decrement Register and Skip Jump 12-58 DUDATE bits 6-17, 6-18 DXV bit 6-17, 6-20 DYDX register 5-15

### Ē

FINT Enable Interrupts 12-64 EMU **Initiate Emulation** 12 - 65emulation 2-10 ENV bit 6-17 EXAMPLE 12 - 21Example Instruction EXGE Exchange Field Size 12-66EXGPC Exchange Program Counter with Register 12-67 external interlaced video 9-18 external interrupts 8-3 external synchronization 9-16 external video 6-17

### F

FE bit 4-2 FE0 hit 5-20 FE1 bit 5-20 field moves 12-10 field size 5-20, 5-21 fields 4-1, 4-2-4-5 addressing 4-2 alignment 4-3 extraction 4-2 insertion 4-2, 4-5 size 4-2 fill 7-5 Fill Array with Processed Pixels linear 12-68 XY 12-72 foreground color register 5-18 FS0 4-2 FS0 bits 5-20 FS1 4-2 FS1 bits 5-20 function select pins 2-5

## G

general-purpose register files 1-6, 5-2-5-19 GETPC Get Program Counter into Register 12-77 GETST Get Status Register into Register 12-78 graphics standards 1-2

### Η

halt program execution 6-34 HCOUNT register 6-25 HCS 2-5, 10-2 HD0-HD15 2-6, 10-2 HEBLNK register 6-26 HESYNC register 6-27 HFS0, HFS1 2-5.10-2HIL bit 6-39 HIP bit 6-40 HLDA/EMUA 2-10 HLDS 2-5, 10-2 HLT bit 5-26, 6-2, 6-31, 6-34 HOLD 2-10 hold and emulation signals 2-4, 2-10 HLDA/EMUA 2-10 HOLD 2-10 RUN/EMU 2-10 hold interface 11-18 hold request 11-4 horizontal front porch 9-5 horizontal sync 2-9 horizontal timing 9-12 horizontal timing registers HCOUNT 6-25, 9-4 HEBLNK 6-26.9-4 HESYNC 6-27, 9-4 HSBLNK 6-28, 9-4 HTOTAL 6-38, 9-4 horizontal video timing 9-6, 9-7 host interface 10-1, 10-24 10-22 bandwidth 10-9 data transfer indirect accesses of local memory 10-11 reads and writes 10-4 ready signal to host 10-8

registers 6-6 HSTADRH 10-3 HSTADRH register 6-29 HSTADRL 6-30, 10-3 HSTCTL 10-3 HSTCTLH 6-31, 10-3 HSTCTLL 6-35, 10-3 HSTDATA 6-37, 10-3 selection 10-3 signals 10-2 timing examples 10-5 host\_interface bus pins 2-4, 2-5 HCS 2-5 2-6 HD0-HD15 2-5 HFS0, HFS1 HINT 2-6 HLDS 2-5 HLDS HRDY 2-5 HREAD 2-5 HI'DS 2-5 HWRITE 2-5 host interrupt 8-4 host read/write strobes 2-5 host-present mode 8-9, 8-12 HRDY 2-5, 10-2, 10-8 HREAD 2-5, 10-2 HSBLNK register 6-28 HSD bit 6-17 HSTADRH register 6-29 HSTADRL register 6-30 HSTCTLH register 6-31 HSTCTLL register 6-35 HSTDATA register 6-37 HSYNC 2-9, 6-20, 6-25, 9-2 HTOTAL register 6-38 HUDS 2-5, 10-2 HWRITE 2-5, 10-2

## I

I/O registers 1-7, 6-1-6-51 addressing 6-2 at reset 6-2 host interface registers 6-6 interrupt interface registers 6-7 latency of writes 6-3 local memory interface registers 6-7 memory map 6-2 summary 6-4 video timing and screen refresh registers 6-8
IE bit 5-20 illegal opcode interrupts 8-8

illegal operand 8-4 implied graphics operands 5-5 INC Increment Register 12-79 INCLK 2-7, 11-2 INCR bit 6-31, 6-33, 10-11 incremental algorithms 7-10 INCW bit 6-31, 6-34, 10-11 INC1 register 5-19 INC2 register 5-19 indirect accesses of local memory 10-11 indirect branch 5-22 input clock 2-7 instruction cache 1-7, 5-23-5-27 cache disable 6-12 cache flush 6-32 cache hit 5-25 cache miss 5-25 cache replacement algorithm 5-24 disabling 5-26 downloading new code 5-26 flushing 5-26 LRU stack 5-24 operation 5-25 P flag 5-25 segment miss 5-25 segments 5-24 SSA register 5-24 subsegment miss 5-25 instruction words 5-23 INTENB register 6-39 interlaced display 9-25 interlaced video 9-11, 9-18 internal interrupts 8-4 interrupt interface registers 6-7 INTENB 6-39, 8-3 INTPEND 6-40, 8-3 7-9 interruptible instructions interrupts 2-6, 8-1-8-7 display interrupt 6-22, 8-4, 9-14 enable bit 5-20 external interrupts 8-3 host interrupt 8-4 host interrupt request signal 2-6 IE bit 5-20 illegal opcode interrupts 8-8 illegal operand 8-4 INTENB 6-39 internal interrupts 8-4 interrupt request pins 8-3 interrupt requests 6-36 INTIN bit 6-36 INTOUT bit 6-36 INTPEND 6-40

local interrupt request signals 2-8 nonmaskable interrupt 6-31, 6-32, 8-4 priorities 8-1, 8-2, 8-4 processing 8-5 registers 8-3 RESET 2 - 11stack operations 3 - 9vector addresses 8-2 window interrupt 8-4 intersecting rectangles 7-3 INTIN bit 6-35, 6-36 INTOUT bit 6-35, 6-36 INTPEND register 6-10, 6-40

### J

JAcc Jump Absolute Conditional 12-80 JRcc Jump Relative Conditional long 12-84 short 12-82 JUMP Jump Indirect 12-86

### К

key features of the GSP 1-3

### L

LAD0-LAD15 2-8, 11-2 LAL 2-7, 11-2 LBL bit 6-31, 6-33 LCLK1,LCLK2 2-8, 11-2 LCSTRT bits 6-23 LINE Line Draw with XY Addressing 12-87 line clipping 7-29 linear addressing 4-10 LINT1, LINT2 2-8, 8-3, 11-2 LMO Leftmost One 12-94 LNCNT bits 6-15, 6-23 local address/data bus 2-8 local memory interface 11-1, 11-29

addressing mechanisms 11-23 hold interface timing 11-18 I/O register access cycles 11-14 internal cycles 11-13 memory bus request priorities 11-4 read cvcle 11-8 read-modify-write operations 11 - 15registers 6-7 CONTROL 6-9.11-3 CONVDP 6-13, 11-3 CONVSP 6-14, 11-3 PMASK 6-42, 11-3 PSIZE 6-44, 11-3 REFCNT 6-45.11-3 shift-register-transfer cycles 11-9 signals 11-2 11-5-11-22 timina wait states 11-16 write cycle 11-7 local memory interface pins 2-4, 2-7 CAS 2-7 DDOUT 2-7 DEN 2-7 INCLK 2-7 LAD0-LAD15 2-8 LAL 2-7 LCLK1, CLK2 LINT1, LIG 12 2 - 82-8 LRDY 2-8 RAS 2-7 TR/QE 2-7 w 2-7 local read/write strobes 2-7 logical pixels 4-6 LRDY 2-8, 11-2

#### Μ

MAX operation 7-16 memory bus request priorities 11-4 memory map 3-4 message buffers 6-35, 6-36 microcontrol ROM 1-7 midpoint subdivision 7-30 MIN operation 7-16 MMFM 12-9 Move Multiple Registers from Memory 12-95 12-9 MMTM Move Multiple Registers to Memory 12-97 MODS Modulus Signed 12-99

MODU Modulus Unsigned 12-100 MOVB 12-9 Move Byte Instruction absolute to absolute 12-110 absolute to register 12-109 indirect to indirect 12-105 indirect to register 12-104 indirect with displacement to indirect with displacement 12-107 indirect with displacement to reg-12-106 ister register to absolute 12-103 register to indirect 12-101 register to indirect with displacement 12-102 MOVE 12-8, 12-10 Move Field absolute to absolute 12-139 absolute to indirect (postincre-12-137 ment) absolute to register 12-135 indirect (postincrement) to indirect (postincrement) 12-123 indirect (postincrement) to register 12-121 indirect (predecrement) to indirect (predecrement) 12-127 indirect (predecrement) to register 12-125 indirect to indirect 12-120 indirect to register 12-119 indirect with displacement to indirect (postincrement) 12-131 indirect with displacement to indirect with displacement 12-133 indirect with displacement to register 12-129 register to absolute 12-118 register to indirect 12-113 register to indirect (postincrement) 12-114 register to indirect (predecrement) 12-115 register to indirect with displacement 12-116 Move Register to Register 12-112 summary 12-8 MOVI 12-8 Move Immediate

16 bits 12-141 32 bits 12-142 MOVK 12-8 Move Constant (5 Bits) 12-143 MOVX 12-8 Move X Half of Register 12-144 MOVY 12-8 Move Y Half of Register 12-145 MPYS Multiply Registers Signed 12-146 MPYU Multiply Registers Unsigned 12-148 MSGIN bits 6-35 MSGOUT bits 6-35, 6-36 multiple register moves 12-9 multiple-GSP systems 9-16

### Ν

N bit 5-21 NEG Negate Register 12-150 NEGB Negate Register with Borrow 12-151 NIL bit 6-17, 6-20 NMI bit 6-31 non-branch 5-22 noninterlaced video 9-9 nonmaskable interrupt 6-7, 6-31, 8-4 nonmaskable interrupt mode 6-32 NOP No Operation 12-152 NOT Complement Register 12-153

### 0

OFFSET register 4-12, 5-12 on-screen memory 9-19 OR OR Registers 12-154 ORG bit 6-17, 6-19 ORI OR Immediate (32 Bits) 12-155 outcode 7-30 output clocks 2-8

### Ρ

P flag 5-25 panning 9-26 PATTRN register 5-19 PBH bit 6-9.6-10 PBV bit 6-9, 6-11 PBX bit 5-21 PC 5-22 pick window 7-26 picture elements 4-6 pin descriptions 2-2 pinout 2-2 7-4 pitch pitch conversion factors 4-12 PIXBLT Pixel Block Transfer **Pixel Block Transfer Instruction** binary to linear 12-156 binary to XY 12-161 linear to linear 12-168 12-174 linear to XY XY to linear 12-180 XY to XY 12-185 PixBlt direction 6-11 PixBlts 4-14, 7-4 pixel array 4-14 pixel block transfers 4-14, 7-4 pixel processing 6-11, 7-15 pixels 4-1, 4-6-4-10 addressing 4-6 on the screen 4-7 pixel size 6-44 PSIZE register 6-44 representation in a register 4-6 size 4-6 storage in memory 4-7 XY addressing 4-7 PIXT Pixel Transfer Instruction indirect to indirect 12-198 indirect to register 12-196 indirect XY to indirect XY 12-202 indirect XY to register 12-200 register to indirect 12-191 register to indirect XY 12-193 summary 12-14 plane mask 7-12 plane masking 6-42

PMASK register 6-42 POPST Pop Status Register from Stack 12-205 postclipping 7-29 PP bit 6-9 PPOP bits 6-11 preclipping 7-29 program counter 1-6, 5-22 PSIZE register 4-12, 6-44 PUSHST Push Status Register onto Stack 12-206 PUTST Copy Register into Status 12-207

### R

RAS 2-7, 11-2 REFCNT register 6-45 references 1-10 register file A 5-2 register file B 5-3, 5-5-5-19 register-to-register moves 12-8 relative branch 5-22 replace operation 7-18 RESET 2-11, 8-9-8-12 effect on cache 5-24 effect on GSP registers 8-10 effect on instruction cache 8-10 effects on I/O registers 6-2 HLT bit 6-34 RETI Return from Interrupt 12-208 RETS Return from Subroutine 12 - 209REV Store Revision Number 12-210 RINTVL bits 6-45 R1 Rotate Left constant 12-211 reaister 12-212 row address strobe 2-7 row and column addressing 11-6 ROWADR bits 6-45 RR bit 6-9 RUN/EMU 2-10

## S

SADDR register 5-7 scan line counter 6-15 screen origin 4-8, 6-17, 6-19 screen refresh 6-20, 6-23, 9-1-9-27 screen refresh enable 6-17 screen size limits 9-3 screen-refresh address 6-15 screen-refresh cycles 9-19 segment miss 5-25 self-bootstrap mode 8-9, 8-11 self-modifying code 5-26 SETC Set Carry 12-213 SETE Set Field Parameters 12 - 214SEXT Sign Extend to Long 12-215 shift register transfer enable pin 2-7 shift register transfers 6-17 sign (N) bit 5-21 SLA Shift Left Arithmetic constant 12-216 register 12-217 SLL Shift Left Logical constant 12-218 register 12-219 software traps 8-8 source address register 5-7 source conversion factor 6-14 source pitch register 5-8 SP 3-6, 5-2, 5-4 SPTCH register 5-8, 6-14 SRA Shift Right Arithmetic constant 12-220 register 12-221 SRE bit 6-17, 6-20 SRFADR bits 6-15, 6-23 SRL Shift Right Logical constant 12-222 register 12-223 SRSTRT bits 6-23 SRT bit 6-17, 6-19 SSA register 5-24 ST 5-20 stack 3-6-3-11 multiple-register operations 3-9 operation during a subroutine 3-9 operation during interrupts 3-9

structure 3-7 32-bit register operations 3-8 stack pointer 5-2, 5-4 starting address of array 4-14, 7-7 starting corner selection 7-7 status register 1-6, 5-20-5-21 strobes 10-4 SUB Subtract Registers 12-224 SUBB Subtract Registers with Borrow 12-225 SUBI Subtract Immediate 16 bits 12-226 32 bits 12-227 SUBK Subtract Constant 12-228 subsegment miss 5-25 subtract with saturation 7-16 SUBXY Subtract Registers in XY Mode 12-229

### Т

T bit 6-9 tap point register 6-24 <u>TEMP</u> register 5-19 TR/QE 2-7, 11-2 transparency 7-11 enabling (T bit) 6-10 TRAP 8-8 Software Interrupt 12-230 traps 8-8 two-dimensional arrays 4-14, 7-4

### V

V bit 5-21 and window checking 7-25 VCLK 2-9, 9-2 VCOUNT register 6-22, 6-47 VEBLNK register 6-48 vector addresses 8-2 vertical front porch 9-5 vertical sync 2-9 vertical timing registers VCOUNT 6-47, 9-4 VEBLNK 6-48, 9-4

VESYNC 6-49.9-4 6-50, 9-4 VSBLNK 6-51.9-4 VTOTAL vertical video timing 9-8-9-13 VESYNC register 6-49 video clock 2-9 video enable 6-17 video timing 9-1-9-27 video timing and screen refresh display address 6-15, 6-17 display interrupt 6-22 registers 6-8 DPYADR 6-15 DPYCTL 6-17 DPYINT 6-22 DPYSTRT 6-23 DPYTAP 6-24 6-25.9-4 HCOUNT HEBLNK 6-26, 9-4 HESYNC 6-27.9-4 HSBLNK 6-28.9-4 HTOTAL 6-38, 9-4 VCOUNT 6-47.9-4 6-48.9-4 VEBLNK 6-49, 9-4 VESYNC 6-50.9-4 VSBLNK VTOTAL 6-51.9-4 video timina signals 9-2 video timuru signals 2-4, 2-9 BLA 2-9 HSYNC 2 - 9VCLK 2-9 VSYNC 2-2-9 11-5 VRAM VRAMs 6-8, 9-19 bulk initialization 9-27 tap point address 6-24 V IN NK register 6-50 V NC 2-9, 6-20, 9-2 VTOTAL register 6-51

### W

W 2-7, 11-2 W bit 6-9, 6-10 WEND register 5-14 window checking 4-15, 6-10, 7-25 window clipping 7-27 window end address register 5-14 window hit detection 7-26 window interrupt 8-4 window miss detection 7-27 window start address register 5-13 windows 5-13, 5-14 WEND register 5-14 WSTART register 5-13 WSTART register 5-13 WVE bit 6-39 WVP bit 6-40

### Х

XOR Exclusive OR Registers 12-232 XORI Exclusive OR Immediate Value 12-233 XY addressing 4-8, 4-10, 4-11, 4-13, 5 - 15benefits 4-11 DYDX register 5-15 format 4-11 OFFSET register 5-12 XY-to-linear conversion 4-11, 6-13, 6-14 XY register moves 12-8 X1E bit 6-39 X1P bit 6-40 X2E bit 6-39 X2P bit 6-40 X3E bit 6-39 X3P bit 6-40

#### Ζ

Z bit 5-21 ZEXT Zero Extend to Long 12-234